ChipFind - документация

Электронный компонент: A10V20B

Скачать:  PDF   ZIP

Document Outline

A p r i l 1 9 9 6
1-283
1996 Actel Corporation
ACT
TM
1 Series FPGAs
F e a t u r e s
5V and 3.3V Families fully compatible with JEDEC
specifications
Up to 2000 Gate Array Gates (6000 PLD equivalent gates)
Replaces up to 50 TTL Packages
Replaces up to twenty 20-Pin PAL
Packages
Design Library with over 250 Macro Functions
Gate Array Architecture Allows Completely Automatic
Place and Route
Up to 547 Programmable Logic Modules
Up to 273 Flip-Flops
Data Rates to 75 MHz
Two In-Circuit Diagnostic Probe Pins Support Speed
Analysis to 25 MHz
Built-In High Speed Clock Distribution Network
I/O Drive to 10 mA (5 V), 6 mA (3.3 V)
Nonvolatile, User Programmable
Fabricated in 1.0 micron CMOS technology
D e s c r i p t i o n
The ACTTM 1 Series of field programmable gate arrays
(FPGAs) offers a variety of package, speed, and application
combinations. Devices are implemented in silicon gate,
1-micron two-level metal CMOS, and they employ Actel's
PLICE
antifuse technology. The unique architecture offers
gate array flexibility, high performance, and instant
turnaround through user programming. Device utilization is
typically 95 to 100 percent of available logic modules.
ACT 1 devices also provide system designers with unique
on-chip diagnostic probe capabilities, allowing convenient
testing and debugging. Additional features include an on-chip
clock driver with a hardwired distribution network. The
network provides efficient clock distribution with minimum
skew.
The user-definable I/Os are capable of driving at both TTL
and CMOS drive levels. Available packages include plastic
and ceramic J-leaded chip carriers, ceramic and plastic quad
flatpacks, and ceramic pin grid array.
A security fuse may be programmed to disable all further
programming and to protect the design from being copied or
reverse engineered.
P r o d u c t F a m i l y P r o f i l e
T h e D e s i g n e r a n d D e s i g n e r
A d v a n t a g e TM S y s t e m s
The ACT 1 device family is supported by Actel's Designer and
Designer Advantage Systems, allowing logic design
implementation with minimum effort. The systems offer
Microsoft
Windows
TM
and X Windows
TM
graphical user
interfaces and integrate with the resident CAE system to
provide a complete gate array design environment: schematic
capture, simulation, fully automatic place and route, timing
verification, and device programming. The systems also
include the ACTmap
TM
VHDL optimization and synthesis tool
and the ACTgen
TM
Macro Builder, a powerful macro function
generator for counters, adders, and other structural blocks.
Device
A1010B
A10V10B
A1020B
A10V20B
Capacity
Gate Array Equivalent Gates
PLD Equivalent Gates
TTL Equivalent Packages
20-Pin PAL Equivalent Packages
1,200
3,000
30
12
2,000
6,000
50
20
Logic Modules
295
547
Flip-Flops (maximum)
147
273
Routing Resources
Horizontal Tracks/Channel
Vertical Tracks/Column
PLICE Antifuse Elements
22
13
112,000
22
13
186,000
User I/Os (maximum)
57
69
Packages:
44 PLCC
68 PLCC
100 PQFP
80 VQFP
84 CPGA
44 PLCC
68 PLCC
84 PLCC
100 PQFP
80 VQFP
84 CPGA
84 CQFP
Performance
5 V Data Rate (maximum)
3.3 V Data Rate (maximum)
75 MHz
55 MHz
75 MHz
55 MHz
Note:
See Product Plan on page 1-286 for package availability.
1-284
The systems are available for 386/486/Pentium
TM
PC and for
HP
TM
and Sun
TM
workstations and for running Viewlogic
,
Mentor Graphics
, Cadence
TM
, OrCAD
TM
, and Synopsys
design environments.
A C T 1 D e v i c e S t r u c t u r e
A partial view of an ACT 1 device (Figure 1) depicts four logic
modules and distributed horizontal and vertical interconnect
tracks. PLICE antifuses, located at intersections of the
horizontal and vertical tracks, connect logic module inputs
and outputs. During programming, these antifuses are
addressed and programmed to make the connections
required by the circuit application.
T h e A C T 1 L o g i c M o d u l e
The ACT 1 logic module is an 8-input, one-output logic circuit
chosen for the wide range of functions it implements and for
its efficient use of interconnect routing resources (Figure 2).
The logic module can implement the four basic logic
functions (NAND, AND, OR, and NOR) in gates of two, three,
or four inputs. Each function may have many versions, with
different combinations of active-low inputs. The logic module
can also implement a variety of D-latches, exclusivity
functions, AND-ORs, and OR-ANDs. No dedicated hardwired
latches or flip-flops are required in the array, since latches
and flip-flops may be constructed from logic modules
wherever needed in the application.
I / O B u f f e r s
Each I/O pin is available as an input, output, three-state, or
bidirectional buffer. Input and output levels are compatible
with standard TTL and CMOS specifications. Outputs sink or
Figure 1
Partial View of an ACT 1 Device
Figure 2
ACT 1 Logic Module
1-285
A C T
TM
1 S e r i e s F P G A s
source 10 mA at TTL levels. See Electrical Specifications for
additional I/O buffer specifications.
D e v i c e O r g a n i z a t i o n
ACT 1 devices consist of a matrix of logic modules arranged in
rows separated by wiring channels. This array is surrounded
by a ring of peripheral circuits including I/O buffers,
testability circuits, and diagnostic probe circuits providing
real-time diagnostic capability. Between rows of logic
modules are routing channels containing sets of segmented
metal tracks with PLICE antifuses. Each channel has 22
signal tracks. Vertical routing is permitted via 13 vertical
tracks per logic module column. The resulting network allows
arbitrary and flexible interconnections between logic
modules and I/O modules.
P r o b e P i n
ACT 1 devices have two independent diagnostic probe pins.
These pins allow the user to observe any two internal signals
by entering the appropriate net name in the diagnostic
software. Signals may be viewed on a logic analyzer using
Actel's Actionprobe
diagnostic tools. The probe pins can
also be used as user-defined I/Os when debugging is finished.
A C T 1 A r r a y P e r f o r m a n c e
Temperature and Voltage Effects
Worst-case delays for ACT 1 arrays are calculated in the same
manner as for masked array products. A typical delay
parameter is multiplied by a derating factor to account for
temperature, voltage, and processing effects. However, in an
ACT 1 array, temperature and voltage effects are less
dramatic than with masked devices. The electrical
characteristics of module interconnections on ACT 1 devices
remain constant over voltage and temperature fluctuations.
As a result, the total derating factor from typical to
worst-case for a standard speed ACT 1 array is only 1.19 to 1,
compared to 2 to 1 for a masked gate array.
Logic Module Size
Logic module size also affects performance. A mask
programmed gate array cell with four transistors usually
implements only one logic level. In the more complex logic
module (similar to the complexity of a gate array macro) of
an ACT 1 array, implementation of multiple logic levels
within a single module is possible. This eliminates interlevel
wiring and associated RC delays. The effect is termed "net
compression."
O r d e r i n g I n f o r m a t i o n
Application (Temperature Range)
C = Commercial (0 to +70
C)
I
= Industrial (40 to +85
C)
M = Military (55 to +125
C)
B = MIL-STD-883
Package Type
PL
= Plastic J-Leaded Chip Carriers
PQ
= Plastic Quad Flatpacks
CQ
= Ceramic Quad Flatpack
PG
= Ceramic Pin Grid Array
VQ
= Very Thin Quad Flatpack
Speed Grade
Blank = Standard Speed
1
= Approximately 15% faster than Standard
2
= Approximately 25% faster than Standard
3
= Approximately 35% faster than Standard
Part Number
A1010
= 1200 Gates (5 V)
A1020
= 2000 Gates (5 V)
A10V10 = 1200 Gates (3.3 V)
A10V20 = 2000 Gates (3.3 V)
Die Revision
B = 1.0 micron CMOS Process
Package Lead Count
A1010
B
2
PL
84
C
1-286
P r o d u c t P l a n
Speed Grade*
Application
Std
1
2
3
C
I
M
B
A1010B Device
44-pin Plastic Leaded Chip Carrier (PL)
68-pin Plastic Leaded Chip Carrier (PL)
100-pin Plastic Quad Flatpack (PQ)
80-pin Very Thin (1.0 mm) Quad Flatpack (VQ)
84-pin Ceramic Pin Grid Array (PG)
--
--
--
--
--
--
--
--
--
--
--
--
A1020B Device
44-pin Plastic Leaded Chip Carrier (PL)
68-pin Plastic Leaded Chip Carrier (PL)
84-pin Plastic Leaded Chip Carrier (PL)
100-pin Plastic Quad Flatpack (PQ)
80-pin Very Thin (1.0 mm) Quad Flatpack (VQ)
84-pin Ceramic Pin Grid Array (PG)
84-pin Ceramic Quad Flatpack (CQ)
--
--
--
--
--
--
--
--
--
--
--
--
--
--
--
--
--
A10V10B Device
68-pin Plastic Leaded Chip Carrier (PL)
80-pin Very Thin (1.0 mm) Quad Flatpack (VQ)

--
--
--
--
--
--

--
--
--
--
--
--
A10V20B Device
68-pin Plastic Leaded Chip Carrier (PL)
84-pin Plastic Leaded Chip Carrier (PL)
80-pin Very Thin (1.0 mm) Quad Flatpack (VQ)


--
--
--
--
--
--
--
--
--


--
--
--
--
--
--
--
--
--
Applications: C = Commercial
Availability:
= Available
* Speed Grade: 1 = Approx. 15% faster than Standard
I = Industrial
P = Planned
2 = Approx. 25% faster than Standard
M = Military
-- = Not Planned
3 = Approx. 35% faster than Standard
B = MIL-STD-883
D e v i c e R e s o u r c e s
User I/Os
Device
Logic Modules
Gates
44-pin
68-pin
80-pin
84-pin
100-pin
A1010B, A10V10B
295
1200
34
57
57
57
57
A1020B, A10V20B
547
2000
34
57
69
69
69
1-287
A C T
TM
1 S e r i e s F P G A s
P i n D e s c r i p t i o n
CLK
Clock (Input)
TTL Clock input for global clock distribution network. The
Clock input is buffered prior to clocking the logic modules.
This pin can also be used as an I/O.
DCLK
Diagnostic Clock (Input)
TTL Clock input for diagnostic probe and device
programming. DCLK is active when the MODE pin is HIGH.
This pin functions as an I/O when the MODE pin is LOW.
GND
Ground
Input LOW supply voltage.
I/O
Input/Output (Input, Output)
I/O pin functions as an input, output, three-state, or
bidirectional buffer. Input and output levels are compatible
with standard TTL and CMOS specifications. Unused I/O pins
are automatically driven LOW by the ALS software.
MODE
Mode (Input)
The MODE pin controls the use of multifunction pins (DCLK,
PRA, PRB, SDI). When the MODE pin is HIGH, the special
functions are active. When the MODE pin is LOW, the pins
function as I/O. To provide Actionprobe capability, the MODE
pin should be terminated to GND through a 10K resistor so
that the MODE pin can be pulled high when required.
NC
No Connection
This pin is not connected to circuitry within the device.
A b s o l u t e M a x i m u m R a t i n g s
1
Free air temperature range
PRA
Probe A (Output)
The Probe A pin is used to output data from any user-defined
design node within the device. This independent diagnostic
pin is used in conjunction with the Probe B pin to allow
real-time diagnostic output of any signal path within the
device. The Probe A pin can be used as a user-defined I/O
when debugging has been completed. The pin's probe
capabilities can be permanently disabled to protect the
programmed design's confidentiality. PRA is active when the
MODE pin is HIGH. This pin functions as an I/O when the
MODE pin is LOW.
PRB
Probe B (Output)
The Probe B pin is used to output data from any user-defined
design node within the device. This independent diagnostic
pin is used in conjunction with the Probe A pin to allow
real-time diagnostic output of any signal path within the
device. The Probe B pin can be used as a user-defined I/O
when debugging has been completed. The pin's probe
capabilities can be permanently disabled to protect the
programmed design's confidentiality. PRB is active when the
MODE pin is HIGH. This pin functions as an I/O when the
MODE pin is LOW.
SDI
Serial Data Input (Input)
Serial data input for diagnostic probe and device
programming. SDI is active when the MODE pin is HIGH. This
pin functions as an I/O when the MODE pin is LOW.
V
CC
Supply Voltage
Input HIGH supply voltage.
R e c o m m e n d e d O p e r a t i n g C o n d i t i o n s
Symbol
Parameter
Limits
Units
V
CC
DC Supply Voltage
2
0.5 to +7.0
Volts
V
I
Input Voltage
0.5 to V
CC
+0.5
Volts
V
O
Output Voltage
0.5 to V
CC
+0.5
Volts
I
IO
I/O Sink/Source
Current
3
20
mA
T
STG
Storage Temperature
65 to +150
C
Notes:
1.
Stresses beyond those listed under "Absolute Maximum Ratings"
may cause permanent damage to the device. Exposure to
absolute maximum rated conditions for extended periods may
affect device reliability. Device should not be operated outside
the Recommended Operating Conditions.
2.
V
PP
= V
CC
, except during device programming.
3.
Device inputs are normally high impedance and draw
extremely low current. However, when input voltage is greater
than V
CC
+ 0.5 V or less than GND 0.5 V, the internal protection
diode will be forward biased and can draw excessive current.
Parameter
Commercial
Industrial
Military
Units
Temperature
Range
1
0 to
+70
40 to
+85
55 to
+125
C
Power Supply
Tolerance
5
10
10
%V
CC
Note:
1.
Ambient temperature (T
A
) used for commercial and industrial;
case temperature (T
C
) used for military.