ChipFind - документация

Электронный компонент: ALD500R-50SE

Скачать:  PDF   ZIP
APPLICATIONS
4 1/2 digits to 5 1/2 digits plus sign measurements
Precision analog signal processor
Precision sensor interface
High accuracy DC measurement functions
Portable battery operated instruments
Computer peripheral
PCMCIA
FEATURES
Resolution up to 18 bits plus sign bit and over-range bit
Accuracy independent of input source impedances
Accurate on-chip voltage reference
Tempco as low as 10 ppm/
C guaranteed
Chip select - power down mode
High input impedance of 10
12
Inherently filters and integrates any external noise spikes
Differential analog input
Wide bipolar analog input voltage range
3.5V
Automatic zero offset compensation
Low linearity error - as low as 0.001% typical
Fast zero-crossing comparator - 1
s
Low power dissipation - 6mW typical
Automatic internal polarity detection
Low input current - 2pA typical
Optional digital control from a microcontroller, an ASIC, or
a dedicated digital circuit
Flexible conversion speed vs. resolution trade-off
ALD500RAU/ALD500RA/ALD500R
A
DVANCED
L
INEAR
D
EVICES,
I
NC.
PRECISION INTEGRATING ANALOG PROCESSOR
WITH PRECISION VOLTAGE REFERENCE
Rev. 1.01 1999 Advanced Linear Devices, Inc., 415 Tasman Drive, Sunnyvale, California 94089-1706 Tel: (408) 747-1155, Fax: (408) 747-1286
http://www.aldinc.com
*
Contact factory for customized voltage reference voltage levels, accuracy and tempco specifications.
PIN CONFIGURATION
Resolution Endpoint
Voltage Reference
Package Type
Operating
Linearity
Accuracy/Tempco
Temperature
20L PDIP
20L SOIC
20L QSOP
20LCDIP
16 bit
0.015%
0.5% 50ppm/C
ALD500R-50PE
ALD500R-50SE
ALD500R-50QE
0
C to 70
C
17 bit
0.01%
0.3% 20ppm/C
ALD500RA-20PE
ALD500RA-20SE
ALD500RA-20QE
0
C to 70
C
18 bit
0.005%
ALD500RAU-20PE
ALD500RAU-20SE
ALD500RAU-20QE
17 bit
0.01%
0.2% 10ppm/C
ALD500RA-10PE
ALD500RA-10SE
ALD500RA-10QE
0
C to 70
C
18 bit
0.005%
ALD500RAU-10PE
ALD500RAU-10SE
ALD500RAU-10QE
17 bit
0.01%
0.3% 20ppm/C
ALD500RA-20PEI
ALD500RA-20SEI
ALD500RA-20QEI
-40
C to +85
C
18 bit
0.005%
ALD500RAU-20PEI
ALD500RAU-20SEI
ALD500RAU-20QEI
18 bit
0.005%
0.3% 20ppm/C
ALD500RAU-20DE
-55
C to +125
C
Ordering Information
BENEFITS
Low cost, simple functionality
Wide dynamic signal range
Very high noise immunity
Automatic compensation and cancellation
of error sources
Easy to use to acquire bipolar signals
Up to 19 bit (18 bit + sign bit) single conversion
or 21 bit (20 bit + sign bit) multiple conversion
and noise performance
Inherently linear and stable with temperature
and component variations
V+
1
2
3
14
15
16
4
13
B
5
12
A
V+REF
6
7
8
10
11
V-
CAZ
CINT
BUF
AGND
N/C
C+REF
9
V-IN
V+IN
COUT
DGND
QE, PE, SE PACKAGE
C-REF
ALD500R
17
20
19
18
V-REF
CS
I
B
N/C
* N/C pin is connected internally. Connect to V-.
2
Advanced Linear Devices
ALD500RAU/ALD500RA/ALD500R
GENERAL THEORY OF OPERATION
Dual-Slope Conversion Principles of Operation
The basic principle of dual-slope integrating analog to digital
converter is simple and straightforward. A capacitor, C
INT
, is
charged with the integrator from a starting voltage, V
X
, for a
fixed period of time at a rate determined by the value of an
unknown input voltage, which is the subject of measurement.
Then the capacitor is discharged at a fixed rate, based on an
external reference voltage, back to V
X
where the discharge
time, or deintegration time, is measured precisely. Both the
integration time and deintegration time are measured by a
digital counter controlled by a crystal oscillator. It can be
demonstrated that the unknown input voltage is determined
by the ratio of the deintegration time and integration time, and
is directly proportional to the magnitude of the external reference
voltage.
The major advantages of a dual-slope converter are:
a. Accuracy is not dependent on absolute values of
integration time t
INT
and deintegration time t
DINT
, but is
dependent on their relative ratios. Long-term clock frequency
variations will not affect the accuracy. A standard crystal
controlled clock running digital counters is adequate to generate
very high accuracies.
b. Accuracy is not dependent on the absolute values of
R
INT and
C
INT
, as long as the component values do not vary
through a conversion cycle, which typically lasts less than 1
second.
c. Offset voltage values of the analog components, such
as V
X
, are cancelled out and do not affect accuracy.
d. Accuracy of the system depends mainly on the accuracy
and the stability of the voltage reference value.
FIGURE 1. ALD500R Functional Block Diagram
GENERAL DESCRIPTION
The ALD500RAU/ALD500RA/ALD500R are integrating
dual slope analog processors, designed to operate on
5V
power supplies for building precision analog-to-digital
converters. The ALD500RAU/ALD500RA/ALD500R
feature specifications suitable for 18 bit/17 bit/16 bit
resolution conversion, respectively. Together with three
capacitors, two resistors, and a digital controller, a precision
Analog to Digital converter with auto zero can be
implemented. The digital controller can be implemented
by an external microcontroller, under either hardware
(fixed logic) or software control. For ultra high resolution
applications, up to 23 bit conversion can be implemented
with an appropriate digital controller and software.
The ALD500R series of analog processors accept
differential inputs and the external digital controller first
counts the number of pulses at a fixed clock rate that a
capacitor requires to integrate against an unknown analog
input voltage, then counts the number of pulses required
to deintegrate the capacitor against a known internal
reference voltage. This unknown analog voltage can then
be converted by the microcontroller to a digital word, which
is translated into a high resolution number, representing
an accurate reading. This reading, when ratioed against
the reference voltage, yields an accurate, absolute voltage
measurement reading.
The ALD500R analog processors consist of on-chip digital
control circuitry to accept control inputs, integrating buffer
amplifiers, analog switches, and voltage comparators and
a highly accurate, ultra-stable voltage reference. It
functions in four operating modes, or phases, namely auto
zero, integrate, deintegrate, and integrator zero phases.
At the end of a conversion, the comparator output goes
from high to low when the integrator crosses zero during
deintegration. ALD500R analog processors also provide
direct logic interface to CMOS logic families.
SW-
R
N/C
-
+
-
+
+
-
+
-
(2)
(17)
(18)
C
OUT
DGND
Level
Shift
Polarity
Detection
Phase
Decoding
Logic
Comp2
Comp1
Integrator
Buffer
REF
Control
Bias
Analog
Switch
Control
Signals
Control Logic
C
S
A
B
AGND
(13)
(6)
(14)
(8)
(12)
(11)
(7)
(5)
(3) (19) (10) (9)
(1)
(16)
(15)
(20)
I
B
N/C
V
DD
V
SS
C
INT
C
INT
R
INT
C
AZ
C
AZ
C-
REF
SW
AZ
SW
S
SW
R
SW
R
C
REF
SW
Az
SW
IN
SW
G
SW
IN
C+
REF
V+
REF
V-
REF
SW-
R
SW+
R
SW+
R
V-
IN
V+
IN
BUF
REF
INT
(4)
R
REF
= 100K
CB = 0.1
F
R
REF
C
B
ALD500RAU/ALD500RA/ALD500R
Advanced Linear Devices
3
e. Very high resolution, high accuracy measurements
can be achieved simply and at very low cost.
An inherent benefit of the dual slope converter system is noise
immunity. The input noise spikes are integrated (averaged to
near zero) during the integration periods. Integrating ADCs
are immune to the large conversion errors that plague
successive approximation converters and other high resolution
converters and perform very well in high-noise environments.
The slow conversion speed of the integrating converter provides
inherent noise rejection with at least a 20dB/decade attenuation
rate. Interference signals with frequencies at integral multiples
of the integration period are, theoretically, completely removed.
Integrating converters often establish the integration period to
reject 50/60Hz line frequency interference signals.
The relationship of the integrate and deintegrate (charge
and discharge) of the integrating capacitor values are
shown below:
V
INT
= V
X
- (V
IN
. t
INT
/ R
INT
. C
INT
)
(integrate cycle)
(1)
V
X
= V
INT
- (V
REF
. t
DINT
/ R
INT
. C
INT
)
(deintegrate cycle)
(2)
Combining equations 1 and 2 results in:
V
IN
/ V
REF
= -t
DINT
/ t
INT
(3)
where:
V
x
= An offset voltage used as starting voltage
V
INT
= Voltage change across C
INT
during t
INT
and
during t
DINT
(equal in magnitude)
V
IN
= Average, or an integrated, value of input voltage
to be measured during t
INT
(Constant V
IN
)
t
INT
= Fixed time period over which unknown voltage is
integrated
t
DINT
= Unknown time period over which a known
Figure 2. Basic Dual-Slope Converter
reference voltage is integrated
V
REF
= Reference Voltage
C
INT
= Integrating Capacitor value
R
INT
= Integrating Resistor value
Actual data conversion is accomplished in two phases: Input
Signal Integration Phase and Reference Voltage Deintegration
Phase.
The integrator output is initialized to 0V prior to the start of
Input Signal Integration Phase. During Input Signal Integration
Phase, internal analog switches connect V
IN
to the buffer
input where it is maintained for a fixed integration time period
(t
INT
). This fixed integration period is generally determined by
a digital counter controlled by a crystal oscillator. The
application of V
IN
causes the integrator output to depart 0V at
a rate determined by V
IN
and a direction determined by the
polarity of V
IN
.
The Reference Voltage Deintegration Phase is initiated
immediately after t
INT
, within 1 clock cycle. During
ReferenceVoltage Deintegration Phase, internal analog
switches connect a reference voltage having a polarity opposite
that of V
IN
to the integrator input. Simultaneously the same
digital counter controlled by the same crystal oscillator used
above is used to start counting clock pulses. The Reference
Voltage Deintegration Phase is maintained until the comparator
output inside the dual slope analog processor changes state,
indicating the integrator has returned to 0V. At that point the
digital counter is stopped. The Deintegration time period
(t
DINT
), as measured by the digital counter, is directly
proportional to the magnitude of the applied input voltage.
After the digital counter value has been read, the digital
counter, the integrator, and the auto zero capacitor are all
reset to zero through an Integrator Zero Phase and an Auto
Zero Phase so that the next conversion can begin again. In
practice, this process is usually automated so that analog-to-
digital conversion is continuously updated. The digital control
is handled by a microprocessor or a dedicated logic controller.
The output, in the form of a binary serial word, is read by a
microprocessor or a display adapter when desired.
S1
CINT
VINT
RINT
SWITCH DRIVER
CONTROL
LOGIC
POLARITY CONTROL
REF
SWITCHES
INTEGRATOR
COMPARATOR
PHASE
CONTROL
ANALOG
INPUT
(VIN)
OUTPUT
INTEGRATOR
VIN
VFULL SCALE
VIN
1/2VFULL SCALE
tINT
tDINT
VINT = 4.1V MAX
A
B
+
+
-
-
MICROCONTROLLER
(CONTROL LOGIC
+ COUNTER)
VOLTAGE
REFERENCE
COUT
POLARITY
DETECTION
Vx
0
tDINT
4
Advanced Linear Devices
ALD500RAU/ALD500RA/ALD500R
OPERATING ELECTRICAL CHARACTERISTICS
T
A
= 25
C V
+
= +5V V
-
= -5V (V supply
5V) unless otherwise specified; C
AZ
= C
REF
= 0.47
f
500RAU
500RA
500R
Parameter
Symbol
Min
Typ
Max
Min
Typ
Max
Min
Typ
Max
Unit
Test Conditions
Resolution
15
30
60
V
Notes 1, 7
Zero-Scale
Z
SE
0.0025
0.003
0.005
%
0
C to 70
C
Error
0.003
0.005
0.008
%
End Point
E
NL
0.001
0.005
0.003
0.010
0.005
0.015
%
Notes 1, 2
Linearity
0.007
0.015
0.020
0
C to +70
C
Best Case
N
L
0.0025
0.003
0.005
0.003
0.008
%
Notes 1, 2
Straight Line
Linearity
0.004
0.008
0.015
0
C to +70
C
Zero-Scale
TC
ZS
0.3
0.6
0.3
0.7
0.3
0.7
V/
C
0
C to +70
C
Temperature
Coefficient
0.15
0.3
0.15
0.35
0.15
0.35
ppm/
C
Notes 1, 7
Full-Scale
S
YE
0.005
0.008
0.01
%
0
C to 70
C
Symmetry Error
(Rollover Error)
0.008
0.010
0.012
%
Full-Scale
TC
FS
1.3
1.3
1.3
ppm/
C
0
C to +70
C
Temperature
Note 7
Coefficient
Input
I
IN
2
2
2
pA
V
IN
= 0V
Current
Common-Mode
CMVR
V
SS+1.5
V
DD-1.5 VSS+1.5
V
DD-1.5
V
SS+1.5
V
DD-1.5
V
Voltage Range
Integrator
V
INT
V
SS+0.9
V
DD-0.9 VSS+0.9
V
DD-0.9
V
SS+0.9
V
DD-0.9
V
Output Swing
Analog Input
V
IN
V
SS+1.5
V
DD-1.5 VSS+1.5
V
DD-1.5
V
SS+1.5
V
DD-1.5
V
AGND = 0V
Signal Range
Voltage
V
REF
V
SS+1
V
DD
-1
VSS+1
V
DD-1
V
SS+ 1
V
DD-1
V
Reference
Range
ABSOLUTE MAXIMUM RATINGS
Supply voltage, V+
13.2V
Differential input voltage range
-0.3V to V+ +0.3V
Power dissipation
600 mW
Operating temperature range
PE, SE package
0
C to +70
C
Operating temperature range
QE package
-55
C to +125
C
Storage temperature range
-65
C to +150
C
Lead temperature, 10 seconds
+260
C
ALD500RAU/ALD500RA/ALD500R
Advanced Linear Devices
5
DC & AC ELECTRICAL CHARACTERISTICS
T
A
= 25
C V supply =
5.0V unless otherwise specified; C
AZ
= C
REF
= 0.47
f
500RAU
500RA
500R
Parameter
Symbol
Min
Typ
Max
Min
Typ
Max
Min
Typ
Max
Unit
Test Conditions
Supply Current
I
S
0.6
1.0
0.6
1.0
0.6
1.0
mA
V
+
= 5V ,
A =1,B=1
Power Dissipation
P
D
10
10
10
mW
V supply=
5V
Positive Supply Range
V
+S
4.5
5.5
4.5
5.5
4.5
5.5
V
Note 4
Negative Supply Range
V
-S
-4.5
-5.5
-4.5
-5.5
-4.5
-5.5
V
Note 4
Comparator Logic 1,
V
OH
4
4
4
V
I
SOURCE
= 400
A
Output High
Comparator Logic 0,
V
OL
0.4
0.4
0.4
V
I
SINK
= 1.1mA
Output Low
Logic 1, Input High
V
IH
3.5
3.5
3.5
V
Voltage
Logic 0, Input Low
V
IL
1
1
1
V
Voltage
Logic Input Current
I
L
0.01
0.01
0.01
A
Comparator Delay
t
D
1
1
1
sec
Note 5
Figure 3. ALD500R TIMING DIAGRAM
~ ~
~ ~
~ ~
66.667 msec.
123,093
Clock Pulses
Positive Input Signal
Negative Input Signal
~ ~
66.667 msec.
0.5416
s
123,093
Clock Pulses
~ ~
~ ~
C
OUT
B INPUT
A INPUT
1.8432 MHz Clock
1 Conversion Cycle
Auto Zero
Phase
Input Signal
Integration
Phase
Reference
Voltage
Deintegration
Phase
Integrator Zero
Phase
Auto Zero
Phase
Fixed number
of clock pulses
by design.
Variable
number of
clock pulses.
~
Clock data in
or clock data out
of counters within the
the microcontroller
or fixed logic controller,
as needed.
Fixed period of
approx.1 msec.
At V
IN
MAX,
max. number of
clock pulses
= 246,185
NOT VALID
Stop counter upon
detection of comparator
output going from high
to low state.
START DEINTEGRATION CYCLE
START INTEGRATION CYCLE
START
CONVERSION
CYCLE
~ ~
~ ~
~ ~
START INTEGRATOR ZERO CYCLE
C
OUT
NOT VALID
REPEAT
CONVERSION
CYCLE