ChipFind - документация

Электронный компонент: A29L040AY-70F

Скачать:  PDF   ZIP
A29L040A Series
512K X 8 Bit CMOS 3.0 Volt-only,
Preliminary
Uniform Sector Flash Memory
PRELIMINARY (March, 2005, Version 0.0)
AMIC Technology, Corp.
Document Title
512K X 8 Bit CMOS 3.0 Volt-only, Uniform Sector Flash Memory
Revision History
Rev. No. History Issue
Date Remark
0.0
Initial issue
March 9, 2005
Preliminary
A29L040A Series
512K X 8 Bit CMOS 3.0 Volt-only,
Preliminary
Uniform Sector Flash Memory
PRELIMINARY (March, 2005, Version 0.0)
1
AMIC Technology, Corp.
Features
Single power supply operation
- Full voltage range: 2.7 to 3.6 volt read and write
operations for battery-powered applications
- Regulated voltage range: 3.0 to 3.6 volt read and write
operations for compatibility with high performance 3.3
volt microprocessors
Access times:
-
70
(max.)
Current:
- 4 mA typical active read current
- 20 mA typical program/erase current
-
200 nA typical CMOS standby
-
200 nA Automatic Sleep Mode current
Flexible sector architecture
-
8 uniform sectors of 64 Kbyte each
-
Any combination of sectors can be erased
-
Supports full chip erase
-
Sector protection:
A hardware method of protecting sectors to prevent
any inadvertent program or erase operations within that
sector
Embedded Erase Algorithms
- Embedded Erase algorithm will automatically erase the
entire chip or any combination of designated sectors
and verify the erased sectors
- Embedded Program algorithm automatically writes and
verifies bytes at specified addresses
Typical 100,000 program/erase cycles per sector
20-year data retention at 125
C
- Reliable operation for the life of the system
Compatible with JEDEC-standards
- Pinout and software compatible with single-power-
supply Flash memory standard
-
Superior inadvertent write protection
Data
Polling and toggle bits
-
Provides a software method of detecting completion of
program or erase operations
Erase Suspend/Erase Resume
-
Suspends a sector erase operation to read data from,
or program data to, a non-erasing sector, then
resumes the erase operation
Package options
-
32-pin DIP, PLCC, TSOP (8mm x 20mm), sTSOP
(8mm x 13.4mm), sTSOP (8mm x 14mm).
General Description
The A29L040A is a 3.0 volt-only Flash memory organized as
524,288 bytes of 8 bits each. The 512 Kbytes of data are
further divided into eight sectors of 64 Kbytes each for
flexible sector erase capability. The 8 bits of data appear on
I/O
0
- I/O
7
while the addresses are input on A0 to A18. The
A29L040A is offered in 32-pin PLCC, TSOP (8mm x 20mm)
or sTSOP (8mm x 13.4mm) packages. This device is
designed to be programmed in-system with the standard
system 3.0 volt VCC supply. Additional 12.0 volt VPP is not
required for in-system write or erase operations. However,
the A29L040A can also be programmed in standard EPROM
programmers.
The A29L040A has a second toggle bit, I/O
2
, to indicate
whether the addressed sector is being selected for erase,
and also offers the ability to program in the Erase Suspend
mode. The standard A29L040A offers access times of 70ns,
allowing high-speed microprocessors to operate without wait
states. To eliminate bus contention the device has separate
chip enable (
CE
), write enable (
WE
) and output enable
(
OE
) controls.
The device requires only a single 3.0 volt power supply for
both read and write functions. Internally generated and
regulated voltages are provided for the program and erase
operations.
The A29L040A is entirely software command set compatible
with the JEDEC single-power-supply Flash standard.
Commands are written to the command register using
standard microprocessor write timings. Register contents
serve as input to an internal state-machine that controls the
erase and programming circuitry. Write cycles also internally
latch addresses and data needed for the programming and
erase operations. Reading data out of the device is similar to
reading from other Flash or EPROM devices.
Device programming occurs by writing the proper program
command sequence. This initiates the Embedded Program
algorithm - an internal algorithm that automatically times the
program pulse widths and verifies proper program margin.
Device erasure occurs by executing the proper erase
command sequence. This initiates the Embedded Erase
algorithm - an internal algorithm that automatically
preprograms the array (if it is not already programmed)
before executing the erase operation. During erase, the
device automatically times the erase pulse widths and
verifies proper erase margin.
The host system can detect whether a program or erase
operation is complete by reading the I/O
7
(
Data
Polling) and
I/O
6
(toggle) status bits. After a program or erase cycle has
been completed, the device is ready to read array data or
accept another command.
The sector erase architecture allows memory sectors to be
erased and reprogrammed without affecting the data
A29L040A Series
PRELIMINARY (March, 2005, Version 0.0)
2
AMIC Technology, Corp.
contents of other sectors. The A29L040A is fully erased
when shipped from the factory.
The hardware sector protection feature disables operations
for both program and erase in any combination of the sectors
of memory. This can be achieved via programming
equipment.
The Erase Suspend feature enables the user to put erase on
hold for any period of time to read data from, or program
data to, any other sector that is not selected for erasure.
True background erase can thus be achieved.
Power consumption is greatly reduced when the device is
placed in the standby mode.
Pin Configurations
DIP
PLCC
A7
A6
A5
A4
A3
A2
A1
A0
I/O
0
21
22
23
24
25
26
27
28
29
12
13
11
8
9
5
7
6
CE
I/O
7
A10
A29L040AL
OE
A11
A9
A8
A13
A14
I/
O
1
I/
O
2
VS
S
I/
O
3
I/
O
4
I/
O
5
I/
O
6
4
3
2
1
32
31
30
A1
2
A1
5
A1
6
A1
8
VC
C
WE
A1
7
14
15
16
17
18
19
20
10
A18
A16
A15
A12
A7
A6
A5
A4
A3
A2
A1
A0
I/O
0
I/O
1
I/O
2
I/O
3
VSS
I/O
4
I/O
5
I/O
6
I/O
7
CE
A10
OE
A9
A8
A13
WE
A17
A14
VCC
A11
A
2
9L
04
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
A
32-pin TSOP (8mm X 20mm)
32-pin sTSOP (8mm X 13.4mm)
32-pin sTSOP (8mm X 14mm)
A29L040AV (8mm x 20mm)
A29L040AX (8mm x 13.4mm)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
A9
A8
A13
A14
A17
WE
VCC
A18
A16
A15
A12
A7
A6
A5
A4
32
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
A3
A2
A1
A0
I/O
0
I/O
1
I/O
2
VSS
I/O
3
I/O
4
I/O
5
I/O
6
I/O
7
CE
A10
OE
A11
A29L040AY (8mm x 14mm)

A29L040A Series
PRELIMINARY (March, 2005, Version 0.0)
3
AMIC Technology, Corp.
Block Diagram



Pin Descriptions
Pin No.
Description
A0 - A18
Address Inputs
I/O
0
- I/O
7
Data
Inputs/Outputs
CE
Chip Enable
WE
Write Enable
OE
Output Enable
VSS Ground
VCC Power
Supply


State
Control
Command
Register
A
ddress Latch
X-decoder
Y-Decoder
Chip Enable
Output Enable
Logic
Cell Matrix
Y-Gating
VCC Detector
PGM Voltage
Generator
Data Latch
Input/Output
Buffers
Erase Voltage
Generator
VCC
VSS
WE
CE
OE
A0-A18
I/O
0
- I/O
7
Timer
STB
STB
A29L040A Series
PRELIMINARY (March, 2005, Version 0.0)
4
AMIC Technology, Corp.
Absolute Maximum Ratings*
Storage Temperature Plastic Packages . . . . . .0
C to + 70
C
. . . . . . . . . . . . . . . . . . . . . ...... for -U series: -40
C to +85
C
Ambient Temperature with Power Applied . . . 0
C to + 70
C
. . . . . . . . . . . . . . . . . . . . . . for -U series: -40
C to +85
C
Voltage with Respect to Ground
VCC (Note 1) . . . . . . . . . . . . . . . . . . . . . . ..... -0.5V to +4.0V
A9 &
OE
(Note 2) . . . . . . . . . . . . . . . . . . . ... -0.5 to +12.5V
All other pins (Note 1) . . . . . . . . . . . .... -0.5V to VCC + 0.5V
Output Short Circuit Current (Note 3) . . . . . . . . . ... 200mA
Notes:
1. Minimum DC voltage on input or I/O pins is -0.5V. During
voltage transitions, input or I/O pins may undershoot VSS
to -2.0V for periods of up to 20ns. Maximum DC voltage
on input and I/O pins is VCC +0.2V. During voltage
transitions, input or I/O pins may
overshoot to VCC +2.0V
for periods up to 20ns.
2. Minimum DC input voltage on A9 and
OE
is -0.5V.
During voltage transitions, A9 and
OE
may overshoot
VSS to -2.0V for periods of up to 20ns. Maximum DC
input voltage on A9 is +12.5V which may overshoot to
14.0V for periods up to 20ns.
3. No more than one output is shorted at a time. Duration of
the short circuit should not be greater than one second.
*Comments
Stresses above those listed under "Absolute Maximum
Ratings" may cause permanent damage to this device.
These are stress ratings only. Functional operation of
this device at these or any other conditions above
those indicated in the operational sections of these
specification is not implied or intended. Exposure to
the absolute maximum rating conditions for extended periods
may affect device reliability.
Operating Ranges
Commercial (C) Devices
Ambient Temperature (T
A
) . . . . . . . . . . ....... . . 0
C to +70
C
Extended Range Devices
Ambient Temperature (T
A
) . . . . . . . . . . . ..... -40
C to +85
C
VCC Supply Voltages
VCC for all devices . . . . . . . . . . . . . . . . . . +2.7V to +3.6V
Operating ranges define those limits between which the
functionally of the device is guaranteed.

Device Bus Operations
This section describes the requirements and use of the
device bus operations, which are initiated through the
internal command register. The command register itself does
not occupy any addressable memory location. The register is
composed of latches that store the commands, along with
the address and data information needed to execute the
command. The contents of the register serve as inputs to the
internal state machine. The state machine outputs dictate the
function of the device. The appropriate device bus operations
table lists the inputs and control levels required, and the
resulting output. The following subsections describe each of
these operations in further detail.
Table 1. A29L040A Device Bus Operations
Operation
CE
OE
WE
A0 A18
I/O
0
- I/O
7
Read
L
L
H
A
IN
D
OUT
Write
L
H
L
A
IN
D
IN
CMOS Standby
VCC
0.3 V
X
X
X
High-Z
TTL Standby
H
X
X
X
High-Z
Output Disable
L
H
H
X
High-Z
Legend:
L = Logic Low = V
IL
, H = Logic High = V
IH
, V
ID
= 12.0
0.5V, X = Don't Care, D
IN
= Data In, D
OUT
= Data Out, A
IN
= Address In
Note: See the "Sector Protection/Unprotection" section, for more information.
A29L040A Series
PRELIMINARY (March, 2005, Version 0.0)
5
AMIC Technology, Corp.
Requirements for Reading Array Data
To read array data from the outputs, the system must drive
the
CE
and
OE
pins to V
IL
.
CE
is the power control and
selects the device.
OE
is the output control and gates array
data to the output pins.
WE
should remain at V
IH
all the time
during read operation. The internal state machine is set for
reading array data upon device power-up, or after a
hardware reset. This ensures that no spurious alteration of
the memory content occurs during the power transition. No
command is necessary in this mode to obtain array data.
Standard microprocessor read cycles that assert valid
addresses on the device address inputs produce valid data
on the device data outputs. The device remains enabled for
read access until the command register contents are altered.
See "Reading Array Data" for more information. Refer to the
AC Read Operations table for timing specifications and to the
Read Operations Timings diagram for the timing waveforms,
l
CC1
in the DC Characteristics table represents the active
current specification for reading array data.
Writing Commands/Command Sequences
To write a command or command sequence (which includes
programming data to the device and erasing sectors of
memory), the system must drive
WE
and
CE
to V
IL
, and
OE
to V
IH
. An erase operation can erase one sector,
multiple sectors, or the entire device. The Sector Address
Tables indicate the address range that each sector occupies.
A "sector address" consists of the address inputs required to
uniquely select a sector. See the "Command Definitions"
section for details on erasing a sector or the entire chip, or
suspending/resuming the erase operation.
After the system writes the autoselect command sequence,
the device enters the autoselect mode. The system can then
read autoselect codes from the internal register (which is
separate from the memory array) on I/O
7
- I/O
0
. Standard
read cycle timings apply in this mode. Refer to the
"Autoselect Mode" and "Autoselect Command Sequence"
sections for more information.
I
CC2
in the Characteristics table represents the active current
specification for the write mode. The "AC Characteristics"
section contains timing specification tables and timing
diagrams for write operations.
Program and Erase Operation Status
During an erase or program operation, the system may
check the status of the operation by reading the status bits
on I/O
7
- I/O
0
. Standard read cycle timings and I
CC
read
specifications apply. Refer to "Write Operation Status" for
more information, and to each AC Characteristics section for
timing diagrams.
Standby Mode
When the system is not reading or writing to the device, it
can place the device in the standby mode. In this mode,
current consumption is greatly reduced, and the outputs are
placed in the high impedance state, independent of the
OE
input.
The device enters the CMOS standby mode when the
CE
pin is held at V
CC
0.3V. (Note that this is a more restricted
voltage range than V
IH
.) The device enters the TTL standby
mode when
CE
is held at V
IH
. The device requires the
standard access time (t
CE
) before it is ready to read data.
If the device is deselected during erasure or programming,
the device draws active current until the operation is
completed.
I
CC3
in the DC Characteristics tables represents the standby
current specification.
Output Disable Mode
When the
OE
input is at V
IH
, output from the device is
disabled. The output pins are placed in the high impedance
state.

Table 2. Sector Addresses Table
Sector A18 A17
A16
Address Range
SA0
0
0
0
00000h - 0FFFFh
SA1
0
0
1
10000h - 1FFFFh
SA2
0
1
0
20000h - 2FFFFh
SA3
0
1
1
30000h - 3FFFFh
SA4
1
0
0
40000h - 4FFFFh
SA5
1
0
1
50000h - 5FFFFh
SA6
1
1
0
60000h - 6FFFFh
SA7
1
1
1
70000h - 7FFFFh
Note: All sectors are 64 Kbytes in size.
A29L040A Series
PRELIMINARY (March, 2005, Version 0.0)
6
AMIC Technology, Corp.
Autoselect Mode
The autoselect mode provides manufacturer and device
identification, and sector protection verification, through
identifier codes output on I/O
7
- I/O
0
. This mode is primarily
intended for programming equipment to automatically match
a device to be programmed with its corresponding
programming algorithm. However, the autoselect codes can
also be accessed in-system through the command register.
When using programming equipment, the autoselect mode
requires V
ID
(11.5V to 12.5 V) on address pinA9. Address
pins A6, A1, and AO must be as shown in Autoselect Codes
(High Voltage Method) table. In addition, when verifying
sector protection, the sector address must appear on the
appropriate highest order address bits. Refer to the
corresponding Sector Address Tables. The Command
Definitions table shows the remaining address bits that are
don't care. When all necessary bits have been set as
required, the programming equipment may then read the
corresponding identifier code on I/O
7
- I/O
0
.To access the
autoselect codes in-system, the host system can issue the
autoselect command via the command register, as shown in
the Command Definitions table. This method does not
require V
ID
. See "Command Definitions" for details on using
the autoselect mode.

Table 3. A29L040A Autoselect Codes (High Voltage Method)
Description A18
-
A16
A15 - A10 A9 A8 - A7 A6 A5 - A2
A1
AO
Identifier Code on
I/O
7
- I/O
0
Manufacturer ID: AMIC
X
X
V
ID
X
V
IL
X V
IL
V
IL
37h
Device ID: A29L040A
X
X
V
ID
X
V
IL
X V
IL
V
IH
92h
01h (protected)
Sector Protection
Verification
Sector
Address
X
V
ID
X
V
IL
X V
IH
V
IL
00h (unprotected)
Continuation ID
X
X
V
ID
X V
IL
X V
IH
V
IH
7Fh
Sector Protection/Unprotection
The hardware sector protection feature disables both
program and erase operations in any sector. The hardware
sector unprotection feature re-enables both program and
erase operations in previously protected sectors.
Sector protection/unprotection must be implemented using
programming equipment. The procedure requires a high
voltage (V
ID
) on address pin A9 and the control pins.
The device is shipped with all sectors unprotected.
It is possible to determine whether a sector is protected or
unprotected. See "Autoselect Mode" for details.
Hardware Data Protection
The requirement of command unlocking sequence for
programming or erasing provides data protection against
inadvertent writes (refer to the Command Definitions table).
In addition, the following hardware data protection measures
prevent accidental erasure or programming, which might
otherwise be caused by spurious system level signals during
V
CC
power-up transitions, or from system noise. The device
is powered up to read array data to avoid accidentally writing
data to the array.
Write Pulse "Glitch" Protection
Noise pulses of less than 5ns (typical) on
OE
,
CE
or
WE
do not initiate a write cycle.
Logical Inhibit
Write cycles are inhibited by holding any one of
OE
=V
IL
,
CE
= V
IH
or
WE
= V
IH
. To initiate a write cycle,
CE
and
WE
must be a logical zero while
OE
is a logical one.
Power-Up Write Inhibit
If
WE
=
CE
= V
IL
and
OE
= V
IH
during power up, the
device does not accept commands on the rising edge of
WE
. The internal state machine is automatically reset to
reading array data on the initial power-up.
A29L040A Series
PRELIMINARY (March, 2005, Version 0.0)
7
AMIC Technology, Corp.
Command Definitions
Writing specific address and data commands or sequences
into the command register initiates device operations. The
Command Definitions table defines the valid register
command sequences. Writing incorrect address and data
values or writing them in the improper sequence resets the
device to reading array data.
All addresses are latched on the falling edge of
WE
or
CE
,
whichever happens later. All data is latched on the rising
edge of
WE
or
CE
, whichever happens first. Refer to the
appropriate timing diagrams in the "AC Characteristics"
section.
Reading Array Data
The device is automatically set to reading array data after
device power-up. No commands are required to retrieve
data. The device is also ready to read array data after
completing an Embedded Program or Embedded Erase
algorithm. After the device accepts an Erase Suspend
command, the device enters the Erase Suspend mode. The
system can read array data using the standard read timings,
except that if it reads at an address within erase-suspended
sectors, the device outputs status data. After completing a
programming operation in the Erase Suspend mode, the
system may once again read array data with the same
exception. See "Erase Suspend/Erase Resume Commands"
for more information on this mode.
The system must issue the reset command to re-enable the
device for reading array data if I/O
5
goes high, or while in the
autoselect mode. See the "Reset Command" section, next.
See also "Requirements for Reading Array Data" in the
"Device Bus Operations" section for more information. The
Read Operations table provides the read parameters, and
Read Operation Timings diagram shows the timing diagram.
Reset Command
Writing the reset command to the device resets the device to
reading array data. Address bits are don't care for this
command. The reset command may be written between the
sequence cycles in an erase command sequence before
erasing begins. This resets the device to reading array data.
Once erasure begins, however, the device ignores reset
commands until the operation is complete.
The reset command may be written between the sequence
cycles in a program command sequence before
programming begins. This resets the device to reading array
data (also applies to programming in Erase Suspend mode).
Once programming begins, however, the device ignores
reset commands until the operation is complete.
The reset command may be written between the sequence
cycles in an autoselect command sequence. Once in the
autoselect mode, the reset command must be written to
return to reading array data (also applies to autoselect during
Erase Suspend).
If I/O
5
goes high during a program or erase operation, writing
the reset command returns the device to reading array data
(also applies during Erase Suspend).
Autoselect Command Sequence
The autoselect command sequence allows the host system
to access the manufacturer and devices codes, and
determine whether or not a sector is protected. The
Command Definitions table shows the address and data
requirements. This method is an alternative to that shown in
the Autoselect Codes (High Voltage Method) table, which is
intended for PROM programmers and requires V
ID
on
address bit A9.
The autoselect command sequence is initiated by writing two
unlock cycles, followed by the autoselect command. The
device then enters the autoselect mode, and the system may
read at any address any number of times, without initiating
another command sequence.
A read cycle at address XX00h retrieves the manufacturer
code and another read cycle at XX03h retrieves the
continuation code. A read cycle at address XX01h returns
the device code. A read cycle containing a sector address
(SA) and the address 02h in returns 01h if that sector is
protected, or 00h if it is unprotected. Refer to the Sector
Address tables for valid sector addresses.
The system must write the reset command to exit the
autoselect mode and return to reading array data.
Byte Program Command Sequence
Programming is a four-bus-cycle operation. The program
command sequence is initiated by writing two unlock write
cycles, followed by the program set-up command. The
program address and data are written next, which in turn
initiate the Embedded Program algorithm. The system is not
required to provide further controls or timings. The device
automatically provides internally generated program pulses
and verify the programmed cell margin. The Command
Definitions table shows the address and data requirements
for the byte program command sequence.
When the Embedded Program algorithm is complete, the
device then returns to reading array data and addresses are
no longer latched. The system can determine the status of
the program operation by using I/O
7
or I/O
6
. See "Write
Operation Status" for information on these status bits.
Any commands written to the device during the Embedded
Program Algorithm are ignored. Programming is allowed in
any sequence and across sector boundaries. A bit cannot be
programmed from a "0" back to a "1 ". Attempting to do so
may halt the operation and set I/O
5
to "1", or cause the
Data
Polling algorithm to indicate the operation was
successful. However, a succeeding read will show that the
data is still "0". Only erase operations can convert a "0" to a
"1".














A29L040A Series
PRELIMINARY (March, 2005, Version 0.0)
8
AMIC Technology, Corp.
Chip Erase Command Sequence
Chip erase is a six-bus-cycle operation. The chip erase
command sequence is initiated by writing two unlock cycles,
followed by a set-up command. Two additional unlock write
cycles are then followed by the chip erase command, which
in turn invokes the Embedded Erase algorithm. The device
does not require the system to preprogram prior to erase.
The Embedded Erase algorithm automatically preprograms
and verifies the entire memory for an all zero data pattern
prior to electrical erase. The system is not required to provide
any controls or timings during these operations. The
Command Definitions table shows the address and data
requirements for the chip erase command sequence.
Any commands written to the chip during the Embedded
Erase algorithm are ignored. The system can determine the
status of the erase operation by using I/O
7
, I/O
6
, or I/O
2
. See
"Write Operation Status" for information on these status bits.
When the Embedded Erase algorithm is complete, the device
returns to reading array data and addresses are no longer
latched.
Figure 2 illustrates the algorithm for the erase operation. See
the Erase/Program Operations tables in "AC Characteristics"
for parameters, and to the Chip/Sector Erase Operation
Timings for timing waveforms.
Sector Erase Command Sequence
Sector erase is a six-bus-cycle operation. The sector erase
command sequence is initiated by writing two unlock cycles,
followed by a set-up command. Two additional unlock write
cycles are then followed by the address of the sector to be
erased, and the sector erase command. The Command
Definitions table shows the address and data requirements
for the sector erase command sequence.
The device does not require the system to preprogram the
memory prior to erase. The Embedded Erase algorithm
automatically programs and verifies the sector for an all zero
data pattern prior to electrical erase. The system is not
required to provide any controls or timings during these
operations.
After the command sequence is written, a sector erase time-
out of 50
s begins. During the time-out period, additional
sector addresses and sector erase commands may be
written. Loading the sector erase buffer may be done in any
sequence, and the number of sectors may be from one
sector to all sectors. The time between these additional
cycles must be less than 50
s, otherwise the last address
and command might not be accepted, and erasure may
begin. It is recommended that processor interrupts be
disabled during this time to ensure all commands are
accepted. The interrupts can be re-enabled after the last
Sector Erase command is written. If the time between
additional sector erase commands can be assumed to be
less than 50
s, the system need not monitor I/O
3
. Any
command other than Sector Erase or Erase Suspend during
the time-out period resets the device to reading array data.
The system must rewrite the command sequence and any
additional sector addresses and commands.
The system can monitor I/O
3
to determine if the sector erase
timer has timed out. (See the " I/O
3
: Sector Erase Timer"
section.) The time-out begins from the rising edge of the final
WE
pulse in the command sequence.
Once the sector erase operation has begun, only the Erase
Suspend command is valid. All other commands are ignored.
When the Embedded Erase algorithm is complete, the device
returns to reading array data and addresses are no longer
latched. The system can determine the status of the erase
operation by using I/O
7
, I/O
6
, or I/O
2
. Refer to "Write
Operation Status" for information on these status bits.
Figure 2 illustrates the algorithm for the erase operation.
Refer to the Erase/Program Operations tables in the "AC
Characteristics" section for parameters, and to the Sector
Erase Operations Timing diagram for timing waveforms.
START
Write Program
Command
Sequence
Data Poll
from System
Verify Data ?
Last Address ?
Programming
Completed
No
Yes
Yes
Increment Address
Embedded
Program
algorithm in
progress
Note : See the appropriate Command Definitions table for
program command sequence.
Figure 1. Program Operation
A29L040A Series
PRELIMINARY (March, 2005, Version 0.0)
9
AMIC Technology, Corp.
START
Write Erase
Command
Sequence
Data Poll
from System
Data = FFh ?
Erasure Completed
Yes
Embedded
Erase
algorithm in
progress
Note :
1. See the appropriate Command Definitions table for erase
command sequences.
2. See "I/O
3
: Sector Erase Timer" for more information.
No
Figure 2. Erase Operation
Erase Suspend/Erase Resume Commands
The Erase Suspend command allows the system to interrupt
a sector erase operation and then read data from, or
program data to, any sector not selected for erasure. This
command is valid only during the sector erase operation,
including the 50
s time-out period during the sector erase
command sequence. The Erase Suspend command is
ignored if written during the chip erase operation or
Embedded Program algorithm. Writing the Erase Suspend
command during the Sector Erase time-out immediately
terminates the time-out period and suspends the erase
operation. Addresses are "don't cares" when writing the
Erase Suspend command.
When the Erase Suspend command is written during a
sector erase operation, the device requires a maximum of
20
s to suspend the erase operation. However, when the
Erase Suspend command is written during the sector erase
time-out, the device immediately terminates the time-out
period and suspends the erase operation.
After the erase operation has been suspended, the system
can read array data from or program data to any sector not
selected for erasure. (The device "erase suspends" all
sectors selected for erasure.) Normal read and write timings
and command definitions apply. Reading at any address
within erase-suspended sectors produces status data on I/O
7
- I/O
0
. The system can use I/O
7
, or I/O
6
and I/O
2
together, to
determine if a sector is actively erasing or is erase-
suspended. See "Write Operation Status" for information on
these status bits.
After an erase-suspended program operation is complete,
the system can once again read array data within non-
suspended sectors. The system can determine the status of
the program operation using the I/O
7
or I/O
6
status bits, just
as in the standard program operation. See "Write Operation
Status" for more information.
The system may also write the autoselect command
sequence when the device is in the Erase Suspend mode.
The device allows reading autoselect codes even at
addresses within erasing sectors, since the codes are not
stored in the memory array. When the device exits the
autoselect mode, the device reverts to the Erase Suspend
mode, and is ready for another valid operation. See
"Autoselect Command Sequence" for more information.
The system must write the Erase Resume command
(address bits are "don't care") to exit the erase suspend
mode and continue the sector erase operation. Further writes
of the Resume command are ignored. Another Erase
Suspend command can be written after the device has
resumed erasing.










































A29L040A Series
PRELIMINARY (March, 2005, Version 0.0)
10
AMIC Technology, Corp.
Table 4. A29L040A Command Definitions
Bus Cycles (Notes 2 - 4)
First
Second
Third
Fourth
Fifth
Sixth
Command
Sequence
(Note 1)
Cycle
s
Addr Data Addr Data
Addr Data Addr Data Addr Data Addr Data
Read (Note 5)
1 RA RD
Reset (Note 6)
1 XXX
F0
Manufacturer ID
4 555 AA
2AA
55
555
90
X00
37
Device ID
4
555 AA
2AA
55
555
90
X01
92
Continuation ID
4
555
AA
2AA
55
555
90
X03
7F
00
Autoselect
(Note 7)
Sector Protect Verify
(Note 8)
4
555
AA
2AA
55
555
90
SA
X02
01
Program
4
555
AA
2AA
55
555
A0
PA
PD
Chip Erase
6
555
AA
2AA
55
555
80
555
AA
2AA 55 555
10
Sector Erase
6
555 AA
2AA
55
555
80
555
AA
2AA 55
SA
30
Erase Suspend (Note 9)
1 XXX B0
Erase Resume (Note 10)
1 XXX
30
Legend:
X = Don't care
RA = Address of the memory location to be read.
RD = Data read from location RA during read operation.
PA = Address of the memory location to be programmed. Addresses latch on the falling edge of the
WE
or
CE
pulse,
whichever happens later.
PD = Data to be programmed at location PA. Data latches on the rising edge of
WE
or
CE
pulse, whichever happens first.
SA = Address of the sector to be verified (in autoselect mode) or erased. Address bits A18 - A16 select a unique sector.

Note:
1. See Table 1 for description of bus operations.
2. All values are in hexadecimal.
3. Except when reading array or autoselect data, all bus cycles are write operation.
4. Address bits A18 - A11 are don't cares for unlock and command cycles, unless SA or PA required.
5. No unlock or command cycles required when reading array data.
6. The Reset command is required to return to reading array data when device is in the autoselect mode, or if I/O
5
goes high
(while the device is providing status data).
7. The fourth cycle of the autoselect command sequence is a read cycle.
8. The data is 00h for an unprotected sector and 01h for a protected sector. See "Autoselect Command Sequence" for more
information.
9. The system may read and program in non-erasing sectors, or enter the autoselect mode, when in the Erase Suspend mode.
10. The Erase Resume command is valid only during the Erase Suspend mode.
A29L040A Series
PRELIMINARY (March, 2005, Version 0.0)
11
AMIC Technology, Corp.
Write Operation Status
Several bits, I/O
2
, I/O
3
, I/O
5
, I/O
6
, and I/O
7,
are provided in the
A29L040A to determine the status of a write operation. Table 5
and the following subsections describe the functions of these
status bits. I/O
7
, I/O
6
and I/O
2
each offer a method for
determining whether a program or erase operation is complete or
in progress. These three bits are discussed first.
I/O
7
:
Data
Polling
The
Data
Polling bit, I/O
7
, indicates to the host system whether
an Embedded Algorithm is in progress or completed, or whether
the device is in Erase Suspend.
Data
Polling is valid after the
rising edge of the final
WE
pulse in the program or erase
command sequence.
During the Embedded Program algorithm, the device outputs on
I/O
7
the complement of the datum programmed to I/O
7
. This I/O
7
status also applies to programming during Erase Suspend. When
the Embedded Program algorithm is complete, the device outputs
the datum programmed to I/O
7
. The system must provide the
program address to read valid status information on I/O
7
. If a
program address falls within a protected sector,
Data
Polling on
I/O
7
is active for approximately 2
s, then the device returns to
reading array data.
During the Embedded Erase algorithm,
Data
Polling produces a
"0" on I/O
7
. When the Embedded Erase algorithm is complete, or
if the device enters the Erase Suspend mode,
Data
Polling
produces a "1" on I/O
7
.This is analogous to the complement/true
datum output described for the Embedded Program algorithm:
the erase function changes all the bits in a sector to "1"; prior to
this, the device outputs the "complement," or "0." The system
must provide an address within any of the sectors selected for
erasure to read valid status information on I/O
7
.
After an erase command sequence is written, if all sectors
selected for erasing are protected,
Data
Polling on I/O
7
is active
for approximately 100
s, then the device returns to reading array
data. If not all selected sectors are protected, the Embedded
Erase algorithm erases the unprotected sectors, and ignores the
selected sectors that are protected.
When the system detects I/O
7
has changed from the complement
to true data, it can read valid data at I/O
7
- I/O
0
on the following
read cycles. This is because I/O
7
may change asynchronously
with I/O
0
- I/O
6
while Output Enable (
OE
) is asserted low. The
Data
Polling Timings (During Embedded Algorithms) figure in
the "AC Characteristics" section illustrates this. Table 5 shows
the outputs for
Data
Polling on I/O
7
. Figure 3 shows the
Data
Polling algorithm.



START
Read I/O
7
-I/O
0
Address = VA
I/O
7
= Data ?
FAIL
No
Note :
1. VA = Valid address for programming. During a sector
erase operation, a valid address is an address within any
sector selected for erasure. During chip erase, a valid
address is any non-protected sector address.
2. I/O
7
should be rechecked even if I/O
5
= "1" because
I/O
7
may change simultaneously with I/O
5
.
No
Read I/O
7
- I/O
0
Address = VA
I/O
5
= 1?
I/O
7
= Data ?
Yes
No
PASS
Yes
Yes
Figure 3. Data Polling Algorithm
A29L040A Series
PRELIMINARY (March, 2005, Version 0.0)
12
AMIC Technology, Corp.
I/O
6
: Toggle Bit I
Toggle Bit I on I/O
6
indicates whether an Embedded Program
or Erase algorithm is in progress or complete, or whether the
device has entered the Erase Suspend mode. Toggle Bit I
may be read at any address, and is valid after the rising edge
of the final
WE
pulse in the command sequence (prior to the
program or erase operation), and during the sector erase
time-out.
During an Embedded Program or Erase algorithm operation,
successive read cycles to any address cause I/O
6
to toggle.
(The system may use either
OE
or
CE
to control the read
cycles.) When the operation is complete, I/O
6
stops toggling.
After an erase command sequence is written, if all sectors
selected for erasing are protected, I/O
6
toggles for
approximately 100
s, then returns to reading array data. If
not all selected sectors are protected, the Embedded Erase
algorithm erases the unprotected sectors, and ignores the
selected sectors that are protected.
The system can use I/O
6
and I/O
2
together to determine
whether a sector is actively erasing or is erase-suspended.
When the device is actively erasing (that is, the Embedded
Erase algorithm is in progress), I/O
6
toggles. When the
device enters the Erase Suspend mode, I/O
6
stops toggling.
However, the system must also use I/O
2
to determine which
sectors are erasing or erase-suspended. Alternatively, the
system can use I/O
7
(see the subsection on " I/O
7
:
Data
Polling").
If a program address falls within a protected sector, I/O
6
toggles for approximately 2
s after the program command
sequence is written, then returns to reading array data.
I/O
6
also toggles during the erase-suspend-program mode,
and stops toggling once the Embedded Program algorithm is
complete.
The Write Operation Status table shows the outputs for
Toggle Bit I on I/O
6
. Refer to Figure 4 for the toggle bit
algorithm, and to the Toggle Bit Timings figure in the "AC
Characteristics" section for the timing diagram. The I/O
2
vs.
I/O
6
figure shows the differences between I/O
2
and I/O
6
in
graphical form. See also the subsection on " I/O
2
: Toggle Bit
II".
I/O
2
: Toggle Bit II
The "Toggle Bit II" on I/O
2
, when used with I/O
6
, indicates
whether a particular sector is actively erasing (that is, the
Embedded Erase algorithm is in progress), or whether that
sector is erase-suspended. Toggle Bit II is valid after the
rising edge of the final
WE
pulse in the command sequence.
I/O
2
toggles when the system reads at addresses within those
sectors that have been selected for erasure. (The system may
use either
OE
or
CE
to control the read cycles.) But I/O
2
cannot distinguish whether the sector is actively erasing or is
erase-suspended. I/O
6
, by comparison, indicates whether the
device is actively erasing, or is in Erase Suspend, but cannot
distinguish which sectors are selected for erasure. Thus, both
status bits are required for sector and mode information. Refer
to Table 5 to compare outputs for I/O
2
and I/O
6
.
Figure 4 shows the toggle bit algorithm in flowchart form, and
the section " I/O
2
: Toggle Bit II" explains the algorithm. See
also the " I/O
6
: Toggle Bit I" subsection. Refer to the Toggle Bit
Timings figure for the toggle bit timing diagram. The I/O
2
vs.
I/O
6
figure shows the differences between I/O
2
and I/O
6
in
graphical form.
Reading Toggle Bits I/O
6
, I/O
2
Refer to Figure 4 for the following discussion. Whenever the
system initially begins reading toggle bit status, it must read
I/O
7
- I/O
0
at least twice in a row to determine whether a toggle
bit is toggling. Typically, a system would note and store the
value of the toggle bit after the first read. After the second
read, the system would compare the new value of the toggle
bit with the first. If the toggle bit is not toggling, the device has
completed the program or erase operation. The system can
read array data on I/O
7
- I/O
0
on the following read cycle.
However, if after the initial two read cycles, the system
determines that the toggle bit is still toggling, the system also
should note whether the value of I/O
5
is high (see the section
on I/O
5
). If it is, the system should then determine again
whether the toggle bit is toggling, since the toggle bit may have
stopped toggling just as I/O
5
went high. If the toggle bit is no
longer toggling, the device has successfully completed the
program or erase operation. If it is still toggling, the device did
not complete the operation successfully, and the system must
write the reset command to return to reading array data.
The remaining scenario is that the system initially determines
that the toggle bit is toggling and I/O
5
has not gone high. The
system may continue to monitor the toggle bit and I/O
5
through
successive read cycles, determining the status as described in
the previous paragraph. Alternatively, it may choose to perform
other system tasks. In this case, the system must start at the
beginning of the algorithm when it returns to determine the
status of the operation (top of Figure 4).
I/O
5
: Exceeded Timing Limits
I/O
5
indicates whether the program or erase time has
exceeded a specified internal pulse count limit. Under these
conditions I/O
5
produces a "1." This is a failure condition that
indicates the program or erase cycle was not successfully
completed.
The I/O
5
failure condition may appear if the system tries to
program a "1 "to a location that is previously programmed to
"0." Only an erase operation can change a "0" back to a "1."
Under this condition, the device halts the operation, and when
the operation has exceeded the timing limits, I/O
5
produces a
"1."
Under both these conditions, the system must issue the reset
command to return the device to reading array data.
I/O
3
: Sector Erase Timer
After writing a sector erase command sequence, the system
may read I/O
3
to determine whether or not an erase
operation has begun. (The sector erase timer does not apply
to the chip erase command.) If additional sectors are
selected for erasure, the entire time-out also applies after
each additional sector erase command. When the time-out is
complete, I/O
3
switches from "0" to "1." The system may
ignore I/O
3
if the system can guarantee that the time
between additional sector erase commands will always be
less than 50
s. See also the "Sector Erase Command
Sequence" section.
After the sector erase command sequence is written, the
system should read the status on I/O
7
(
Data
Polling) or I/O
6
(Toggle Bit 1) to ensure the device has accepted the
command sequence, and then read I/O
3
. If I/O
3
is "1", the
internally controlled erase cycle has begun; all further
commands (other than Erase Suspend) are ignored until the
A29L040A Series
PRELIMINARY (March, 2005, Version 0.0)
13
AMIC Technology, Corp.
erase operation is complete. If I/O
3
is "0", the device will
accept additional sector erase commands. To ensure the
command has been accepted, the system software should
check the status of I/O
3
prior to and following each
subsequent sector erase command. If I/O
3
is high on the
second status check, the last command might not have been
accepted. Table 5 shows the outputs for I/O
3
.


START
Read I/O
7
-I/O
0
Toggle Bit
= Toggle ?
Program/Erase
Operation Not
Commplete, Write
Reset Command
Yes
Notes :
1. Read toggle bit twice to determine whether or not it is
toggling. See text.
2. Recheck toggle bit because it may stop toggling as I/O
5
changes to "1". See text.
No
Read I/O
7
- I/O
0
Twice
I/O
5
= 1?
Toggle Bit
= Toggle ?
Yes
Yes
Program/Erase
Operation
Commplete
No
No
Read I/O
7
-I/O
0
(Notes 1,2)
Figure 4. Toggle Bit Algorithm
(Note 1)
A29L040A Series
PRELIMINARY (March, 2005, Version 0.0)
14
AMIC Technology, Corp.
Table 5. Write Operation Status
I/O
7
I/O
6
I/O
5
I/O
3
I/O
2
Operation
(Note 1)
(Note 2)
(Note 1)
Embedded Program Algorithm
7
I/O
Toggle 0 N/A
No
toggle
Standard
Mode
Embedded Erase Algorithm
0
Toggle
0
1
Toggle
Reading within Erase
Suspended Sector
1 No
toggle 0
N/A Toggle
Reading within Non-Erase
Suspend Sector
Data Data Data Data Data
Erase
Suspend
Mode
Erase-Suspend-Program
7
I/O
Toggle 0 N/A N/A
Notes:
1. I/O
7
and I/O
2
require a valid address when reading status information. Refer to the appropriate subsection for further details.
2. I/O
5
switches to "1" when an Embedded Program or Embedded Erase operation has exceeded the maximum timing limits.
See "I/O5: Exceeded Timing Limits" for more information.

Maximum Negative Input Overshoot

20ns
20ns
20ns
+0.8V
-0.5V
-2.0V





Maximum Positive Input Overshoot

20ns
20ns
20ns
VCC+0.5V
2.0V
VCC+2.0V
A29L040A Series
PRELIMINARY (March, 2005, Version 0.0)
15
AMIC Technology, Corp.
DC Characteristics
CMOS Compatible
Parameter
Symbol
Parameter Description
Test Description
Min.
Typ. Max. Unit
I
LI
Input Load Current
V
IN
= VSS to VCC, VCC = VCC Max
1.0
A
I
LIT
A9 Input Load Current
VCC = VCC Max, A9 = 12.5V
35
A
I
LO
Output Leakage Current
V
OUT
= VSS to VCC, VCC = VCC Max
1.0
A
I
CC1
VCC Active Read Current
(Notes 1,2)
CE
= V
IL
,
OE
= V
IH
4
10
mA
I
CC2
VCC Active Program/Erase Current
(Notes 2,3,4)
CE
= V
IL
,
OE
= V
IH
20
30 mA
I
CC3
VCC Standby Current (Notes 2, 5)
CE
= VCC
0.3 V
1
5
A
V
IL
Input Low Level
-0.5
0.8
V
V
IH
Input High Level
0.7 x VCC
VCC+0.3 V
V
ID
Voltage for Autoselect and Sector
Protect
VCC = 3.3 V
11.5
12.5
V
V
OL
Output Low Voltage
I
OL
= 4 mA, VCC = VCC Min
0.45
V
V
OH1
I
OH
= -2.5 mA, VCC = VCC Min
0.85 x VCC
V
V
OH2
Output High Voltage
I
OH
= -100
A. VCC = VCC Min
VCC-0.4
V
Notes:
1. The I
CC
current listed includes both the DC operation current and the frequency dependent component (at 6 MHz).
The frequency component typically is less than 2 mA/MHz, with
OE
at V
IH
.
2. Maximum I
CC
specifications are tested with VCC = VCC max.
3. I
CC
active while Embedded Algorithm (program or erase) is in progress.
4. Not 100% tested.

A29L040A Series
PRELIMINARY (March, 2005, Version 0.0)
16
AMIC Technology, Corp.
AC Characteristics
Read Only Operations
Parameter Symbols
Speed
JEDEC
Std
Description Test
Setup
-70
Unit
t
AVAV
t
RC
Read Cycle Time (Note 2)
Min.
70
ns
t
AVQV
t
ACC
Address to Output Delay
CE
= V
IL
OE
= V
IL
Max.
70
ns
t
ELQV
t
CE
Chip Enable to Output Delay
OE
= V
IL
Max.
70
ns
t
GLQV
t
OE
Output Enable to Output Delay
Max.
30
ns
Read
Min.
0
ns
t
OEH
Output Enable Hold
Time (Note 2)
Toggle and
Data
Polling
Min.
10
ns
t
EHQZ
t
DF
Chip Enable to Output High Z
(Notes 1,2)
Max.
20
ns
t
GHQZ
t
DF
Output Enable to Output High Z
(Notes 1,2)
Max.
20
ns
t
AXQX
t
OH
Output Hold Time from Addresses,
CE
or
OE
,
Whichever Occurs First
Min.
0
ns
Notes:
1. Output driver disable time.
2. Not 100% tested.
Timing Waveforms for Read Only Operation














Addresses
Addresses Stable
CE
OE
WE
Output Valid
High-Z
Output
t
RC
t
OEH
t
OE
t
CE
High-Z
t
OH
t
DF
t
ACC
0V
A29L040A Series
PRELIMINARY (March, 2005, Version 0.0)
17
AMIC Technology, Corp.
AC Characteristics
Erase and Program Operations
Parameter Symbols
Speed
JEDEC
Std
Description
-70
Unit
t
AVAV
t
WC
Write Cycle Time (Note 1)
Min.
70
ns
t
AVWL
t
AS
Address Setup Time
Min.
0
ns
t
WLAX
t
AH
Address Hold Time
Min.
45
ns
t
DVWH
t
DS
Data Setup Time
Min.
30
ns
t
WHDX
t
DH
Data Hold Time
Min.
0
ns
t
OES
Output Enable Setup Time
Min.
0
ns
t
GHWL
t
GHWL
Read Recover Time Before Write
(
OE
high to
WE
low)
Min.
0
ns
t
ELWL
t
CS
CE
Setup Time
Min.
0
ns
t
WHEH
t
CH
CE
Hold Time
Min.
0
ns
t
WLWH
t
WP
Write Pulse Width
Min.
35
ns
Min.
20
ns
t
WHWL
t
WPH
Write Pulse Width High
Max.
50
s
t
WHWH1
t
WHWH1
Byte Programming Operation
(Note 2)
Typ.
17
s
t
WHWH2
t
WHWH2
Sector Erase Operation
(Note 2)
Typ.
2
sec
t
VCS
VCC Set Up Time (Note 1)
Min.
50
s
Notes:
1. Not 100% tested.
2. See the "Erase and Programming Performance" section for more information.
A29L040A Series
PRELIMINARY (March, 2005, Version 0.0)
18
AMIC Technology, Corp.
Addresses
CE
OE
WE
Data
VCC
55h
30h
t
WC
SA
Erase Command Sequence (last two cycles)
VA
Complete
~ ~
~ ~
VA
~ ~
In
Progress
~ ~
~ ~
~ ~
~ ~
t
AS
t
VCS
Read Status Data
2AAh
t
AH
t
WHWH2
t
CH
t
GHWL
t
WP
t
WPH
t
CS
t
DS
t
DH
Note : SA = Sector Address. VA = Valid Address for reading status data.
555h for chip erase
10h for chip erase
Timing Waveforms for Program Operation

























Timing Waveforms for Chip/Sector Erase Operation
Addresses
CE
OE
WE
Data
VCC
A0h
PD
t
WC
PA
Program Command Sequence (last two cycles)
PA
D
OUT
~ ~
~ ~
PA
~ ~
Status
~ ~
~ ~
~ ~
~ ~
t
AS
t
VCS
Read Status Data (last two cycles)
555h
t
AH
t
WHWH1
t
CH
t
GHWL
t
WP
t
WPH
t
CS
t
DS
t
DH
Note : PA = program addrss, PD = program data, Dout is the true data at the program address.
A29L040A Series
PRELIMINARY (March, 2005, Version 0.0)
19
AMIC Technology, Corp.
Timing Waveforms for
Data
Polling (During Embedded Algorithms)


Timing Waveforms for Toggle Bit (During Embedded Algorithms)
Note: VA = Valid Address; not required for I/O
6
. Illustration shows first two status cycle after command sequence, last status
read cycle, and array data read cycle.
Addresses
CE
OE
WE
I/O
7
t
RC
VA
VA
VA
~ ~
~ ~
~ ~
~ ~
~ ~
Complement
~ ~
Complement
True
Valid Data
High-Z
Status Data
~ ~
Status Data
True
Valid Data
High-Z
I/O
0
- I/O
6
t
ACC
t
CE
t
CH
t
OE
t
OEH
t
DF
t
OH
Note : VA = Valid Address. Illustation shows first status cycle after command sequence, last status read cycle, and array data
read cycle.
Addresses
CE
OE
WE
I/O
6
, I/O
2
t
RC
VA
VA
VA
~ ~
~ ~
~ ~
~ ~
~ ~
Valid Status
t
ACC
t
CE
t
CH
t
OE
t
OEH
t
DF
t
OH
VA
Valid Status
Valid Status
Valid Status
~ ~
(first read)
(second read)
(stop togging)
A29L040A Series
PRELIMINARY (March, 2005, Version 0.0)
20
AMIC Technology, Corp.
Timing Waveforms for I/O
2
vs. I/O
6

AC Characteristics
Erase and Program Operations
Alternate
CE
Controlled Writes
Parameter Symbols
Speed
JEDEC Std
Description
-70
Unit
t
AVAV
t
WC
Write Cycle Time (Note 1)
Min.
70
ns
t
AVEL
t
AS
Address
Setup
Time
Min.
0
ns
t
ELAX
t
AH
Address
Hold
Time
Min.
45
ns
t
DVEH
t
DS
Data Setup Time
Min.
30
ns
t
EHDX
t
DH
Data Hold Time
Min.
0
ns
t
GHEL
t
GHEL
Read Recover Time Before Write
Min.
0
ns
t
WLEL
t
WS
WE
Setup Time
Min. 0 ns
t
EHWH
t
WH
WE
Hold Time
Min. 0 ns
t
ELEH
t
CP
Write Pulse Width
Min.
35
ns
t
EHEL
t
CPH
Write Pulse Width High
Min.
20
ns
t
WHWH1
t
WHWH1
Byte Programming Operation
(Note 2)
Typ. 17
s
t
WHWH2
t
WHWH2
Sector Erase Operation
(Note 2)
Typ. 2 sec
Notes:
3. Not 100% tested.
4. See the "Erase and Programming Performance" section for more information.
Enter
Embedded
Erasing
Erase
Suspend
Enter Erase
Suspend Program
Erase
Resume
WE
I/O
6
I/O
2
Erase
Erase Suspend
Read
Erase Suspend
Read
Erase
Erase
Complete
I/O
2
and I/O
6
toggle with OE and CE
Note : Both I/O
6
and I/O
2
toggle with OE or CE. See the text on I/O
6
and I/O
2
in the section "Write Operation Statue" for
more information.
~ ~
~ ~
~ ~
Erase
Suspend
Program
~ ~
~ ~
~ ~
~ ~
~ ~
~ ~
~ ~
~ ~
~ ~
~ ~
~ ~
~ ~
A29L040A Series
PRELIMINARY (March, 2005, Version 0.0)
21
AMIC Technology, Corp.
Timing Waveforms for Alternate
CE
Controlled Write Operation
Erase and Programming Performance
Parameter
Typ. (Note 1)
Max. (Note 2)
Unit
Comments
Sector Erase Time
2
8
sec
Chip Erase Time
11
64
sec
Excludes 00h programming
prior to erasure (Note 4)
Byte Programming Time
17
200
s
Chip Programming Time (Note 3)
6
13.5
sec
Excludes system-level
overhead (Note 5)
Notes:
1. Typical program and erase times assume the following conditions: 25
C, 3.0V VCC, 100,000 cycles. Additionally,
programming typically assumes checkerboard pattern.
2. Under worst case conditions of 90
C, VCC = 2.7V, 100,000 cycles.
3. The typical chip programming time is considerably less than the maximum chip programming time listed, since most bytes
program faster than the maximum byte program time listed. If the maximum byte program time given is exceeded, only then
does the device set I/O
5
= 1. See the section on I/O
5
for further information.
4. In the pre-programming step of the Embedded Erase algorithm, all bytes are programmed to 00h before erasure.
5. System-level overhead is the time required to execute the four-bus-cycle command sequence for programming. See Table 4
for further information on command definitions.
6. The device has a guaranteed minimum erase and program cycle endurance of 100,000 cycles.
Addresses
WE
OE
CE
Data
555 for program
2AA for erase
PA
D
OUT
~ ~
~ ~
I/O
7
~ ~
~ ~
~ ~
Data Polling
Note :
1. PA = Program Address, PD = Program Data, SA = Sector Address, I/O
7
= Complement of Data Input, D
OUT
= Array Data.
2. Figure indicates the last two bus cycles of the command sequence.
PD for program
30 for sector erase
10 for chip erase
~ ~
t
BUSY
t
WHWH1 or 2
t
AH
t
AS
t
WC
t
WH
t
GHEL
t
CP
t
WS
t
CPH
PA for program
SA for sector erase
555 for chip erase
A0 for program
55 for erase
t
RH
t
DS
t
DH
A29L040A Series
PRELIMINARY (March, 2005, Version 0.0)
22
AMIC Technology, Corp.
Test Conditions
Test Specifications
Test Condition
-70
Unit
Output Load
1 TTL gate
Output Load Capacitance, C
L
(including jig capacitance)
30
pF
Input Rise and Fall Times
5
ns
Input Pulse Levels
0.0 - 3.0
V
Input timing measurement reference levels
1.5
V
Output timing measurement reference levels
1.5
V

Test Setup
6.2 K
Device
Under
Test
C
L
Diodes = IN3064 or Equivalent
2.7 K
3.3 V
A29L040A Series
PRELIMINARY (March, 2005, Version 0.0)
23
AMIC Technology, Corp.
Latch-up Characteristics
Description Min.
Max.
Input Voltage with respect to VSS on all I/O pins
-1.0V
VCC+1.0V
VCC Current
-100 mA
+100 mA
Includes all pins except VCC. Test conditions: VCC = 3.0V, one pin at time.
TSOP Pin Capacitance
Parameter Symbol
Parameter Description
Test Setup
Typ.
Max.
Unit
C
IN
Input
Capacitance
V
IN
=0
6
7.5
pF
C
OUT
Output Capacitance
V
OUT
=0
8.5
12
pF
C
IN2
Control Pin Capacitance
V
IN
=0
7.5
9
pF
Notes:
1. Sampled, not 100% tested.
2. Test conditions T
A
= 25
C, f = 1.0MHz
PLCC Pin Capacitance
Parameter Symbol
Parameter Description
Test Setup
Typ.
Max. Unit
C
IN
Input Capacitance
V
IN
=0
4
6
pF
C
OUT
Output Capacitance
V
OUT
=0
8
12
pF
C
IN2
Control Pin Capacitance
V
PP
=0
8
12
pF
Notes:
3. Sampled, not 100% tested.
4. Test conditions T
A
= 25
C, f = 1.0MHz
Data Retention
Parameter
Test Conditions
Min
Unit
150
C
10 Years
Minimum Pattern Data Retention Time
125
C
20 Years





A29L040A Series
PRELIMINARY (March, 2005, Version 0.0)
24
AMIC Technology, Corp.
Ordering Information
Part No.
Access Time
(ns)
Active Read
Current
Typ. (mA)
Program/Erase
Current
Typ. (mA)
Standby
Current
Typ. (
A)
Package
A29L040A-70
32-pin DIP
A29L040A-70F
32-pin Pb-Free DIP
A29L040AL-70
32-pin PLCC
A29L040AL-70F
32-pin Pb-Free PLCC
A29L040AV-70
32-pin TSOP
(8mm X 20mm)
A29L040AV-70F
32-pin Pb-Free TSOP
(8mm X 20mm)
A29L040AX-70
32-pin sTSOP
(8mm X 13.4mm)
A29L040AX-70F
32-pin Pb-Free sTSOP
(8mm X 13.4mm)
A29L040AY-70
32-pin sTSOP
(8mm X 14mm)
A29L040AY-70F
70 4 20 0.2
32-pin Pb-Free sTSOP
(8mm X 14mm)
A29L040A Series
PRELIMINARY (March, 2005, Version 0.0)
25
AMIC Technology, Corp.
Package Information

P-DIP 32L Outline Dimensions
unit: inches/mm
1
32
E
A
2
A
L
E
1
E
A
D
C
B
1
B
A
1
Base Plane
Seating Plane
16
17
e

Dimensions in inches
Dimensions in mm
Symbol
Min Nom
Max Min Nom
Max
A - -
0.210
- -
5.334
A
1
0.015
- -
0.381
- -
A
2
0.149
0.154
0.159
3.785
3.912
4.039
B
- 0.018
- - 0.457
-
B
1
- 0.050
- - 1.270
-
C
- 0.010
- - 0.254
-
D 1.645
1.650
1.655
41.783
41.91
42.037
E 0.537
0.542
0.547
13.64
13.767
13.894
E
1
0.590
0.600
0.610
14.986
15.240
15.494
E
A
0.630
0.650
0.670
16.002
16.510
17.018
e
- 0.100
- - 2.540
-
L 0.120
0.130
0.140
3.048
3.302
3.556
0
-
15
0
-
15
Notes:
1. The maximum value of dimension D includes end flash.
2. Dimension E does not include resin fins.
A29L040A Series
PRELIMINARY (March, 2005, Version 0.0)
26
AMIC Technology, Corp.
Package Information

PLCC 32L Outline Dimension
unit: inches/mm
A
1
A
2
A
e
D
y
H
D
D
13
G
D
b
1
b
G
E
c
5
14
20
21
29
30
32
1
4
E
H
E
L
Dimensions in inches
Dimensions in mm
Symbol
Min Nom
Max Min Nom
Max
A -
-
0.134
-
-
3.40
A
1
0.0185
- - 0.47
- -
A
2
0.105
0.110
0.115
2.67
2.80
2.93
b
1
0.026
0.028
0.032
0.66
0.71
0.81
b 0.016
0.018
0.021
0.41
0.46
0.54
C 0.008
0.010
0.014
0.20
0.254
0.35
D 0.547
0.550
0.553
13.89
13.97
14.05
E 0.447
0.450
0.453
11.35
11.43
11.51
e 0.044
0.050
0.056
1.12
1.27
1.42
G
D
0.490
0.510
0.530
12.45
12.95
13.46
G
E
0.390
0.410
0.430
9.91
10.41
10.92
H
D
0.585
0.590
0.595
14.86
14.99
15.11
H
E
0.485
0.490
0.495
12.32
12.45
12.57
L 0.075
0.090
0.095
1.91
2.29
2.41
y
- -
0.003
- -
0.075
0
- 10
0
- 10
Notes:
1. Dimensions D and E do not include resin fins.
2. Dimensions G
D
& G
E
are for PC Board surface mount pad pitch
design reference only.
A29L040A Series
PRELIMINARY (March, 2005, Version 0.0)
27
AMIC Technology, Corp.
Package Information
TSOP 32L TYPE I (8 X 20mm) Outline Dimensions
unit: inches/mm
e
L
E
L
A
A
2
c
D y
Detail "A"
S
A
1
b
H
D
D
E
Detail "A"

Dimensions in inches
Dimensions in mm
Symbol
Min Nom
Max Min Nom
Max
A - -
0.047
- -
1.20
A
1
0.002
- 0.006
0.05 - 0.15
A
2
0.037
0.039
0.041
0.95
1.00
1.05
b 0.007
0.009
0.011
0.18
0.22
0.27
c 0.004
-
0.008
0.11 - 0.20
D 0.720
0.724
0.728
18.30
18.40
18.50
E -
0.315
0.319
-
8.00
8.10
e
0.020 BSC
0.50 BSC
H
D
0.779
0.787
0.795
19.80
20.00
20.20
L 0.016
0.020
0.024
0.40
0.50
0.60
L
E
- 0.032
- - 0.80 -
S - -
0.020
- -
0.50
y - -
0.003
- -
0.08
0
-
5
0
-
5
Notes:
1. The maximum value of dimension D
includes end flash.
2. Dimension E does not include resin fins.
3. Dimension S includes end flash.
A29L040A Series
PRELIMINARY (March, 2005, Version 0.0)
28
AMIC Technology, Corp.
Package Information
sTSOP 32L TYPE I (8 X 13.4mm) Outline Dimensions
unit: inches/mm
e
Detail "A"
D
0.076MM
Detail "A"
S
b
D
1
E
D
L
E
L
A
A
2
c
A
1
SEATING PLANE

Dimensions in inches
Dimensions in mm
Symbol
Min Nom
Max Min Nom
Max
A
- -
0.049
- -
1.25
A
1
0.002
- -
0.05
- -
A
2
0.037
0.039
0.041
0.95
1.00
1.05
b 0.007
0.008
0.009
0.17
0.20
0.23
c 0.0056
0.0059
0.0062
0.142
0.150
0.158
E 0.311
0.315
0.319
7.90
8.00
8.10
e
0.020 TYP
0.50 TYP
D 0.520
0.528
0.535
13.20
13.40
13.60
D
1
0.461
0.465
0.469
11.70
11.80
11.90
L 0.012
0.020
0.028
0.30
0.50
0.70
L
E
0.0275
0.0315
0.0355
0.700
0.800
0.900
S
0.0109 TYP
0.278 TYP
0
3
5
0
3
5
Notes:
1. The maximum value of dimension D
1
includes end flash.
2. Dimension E does not include resin fins.
3. Dimension S includes end flash.
A29L040A Series
PRELIMINARY (March, 2005, Version 0.0)
29
AMIC Technology, Corp.
Package Information

sTSOP 32L TYPE I (8 X 14mm) Outline Dimensions
unit: inches/mm

e
Detail "A"
Detail "A"
b
D
1
E
D
L
A
A
2
c
A
1
Pin1
Gage Plane
0.254
D y

Dimensions in inches
Dimensions in mm
Symbol
Min Nom
Max Min Nom
Max
A
- -
0.047
- -
1.20
A
1
0.002
- 0.006
0.05
- 0.15
A
2
0.037
0.039
0.041
0.95
1.00
1.05
b 0.0067
0.0087
0.0106
0.17
0.22
0.27
c 0.004
-
0.0083
0.10 - 0.21
E 0.311
0.315
0.319
7.90
8.00
8.10
e
- 0.0197
- - 0.50 -
D 0.543
0.551
0.559
13.80
14.00
14.20
D
1
0.484
0.488
0.492
12.30
12.40
12.50
L 0.020
0.024
0.028
0.50
0.60
0.70
y 0.000
- 0.003
0.00 - 0.076
0
3
5
0
3
5
Notes:
1. Dimension E does not include mold flash.
2. Dimension D
1
does not include interlead flash.
3. Dimension b does not include dambar protrusion.