ChipFind - документация

Электронный компонент: ADS8380IRHPT

Скачать:  PDF   ZIP
www.docs.chipfind.ru
background image
Burr Brown Products
from Texas Instruments
FEATURES
APPLICATIONS
DESCRIPTION
CDAC
_
+
Output
Latches
and
3-State
Drivers
FS
SAR
Conversion
and
Control Logic
Comparator
Clock
+IN
-IN
REFIN
CONVST
BUSY
CS
PD
4.096-V
Internal
Reference
REFOUT
SCLK
SDO
SB/2C
ADS8380
SLAS387A NOVEMBER 2004 REVISED DECEMBER 2004
18-BIT, 600-kHz, PSEUDO-DIFFERENTIAL INPUT, MICROPOWER SAMPLING
ANALOG-TO-DIGITAL CONVERTER WITH SERIAL INTERFACE AND REFERENCE
600-kHz Sample Rate
Medical Instruments
Optical Networking
2 LSB Typ,
4 LSB Max INL
Transducer Interface
18-Bit NMC Ensured Over Temperature
High Accuracy Data Acquisition Systems
SINAD 91 dB, SFDR 119 dB at f
i
= 1 kHz
Magnetometers
High-Speed Serial Interface up to 40 MHz
Onboard Reference Buffer
Onboard 4.096-V Reference
The ADS8380 is a high performance 18-bit, 600-kHz
Pseudo-Differential Input, 0 V to 4.2 V
A/D converter with single-ended (pseudo-differential)
Onboard Conversion Clock
input. The device includes an 18-bit capacitor-based
Selectable Output Format, 2's Complement or
SAR A/D converter with inherent sample and hold.
Straight Binary
The ADS8380 offers a high-speed CMOS serial
Zero Latency
interface with clock speeds up to 40 MHz.
Wide Digital Supply
The ADS8380 is available in a 28 lead 6
6 QFN
Low Power:
package and is characterized over the industrial
40
C to 85
C temperature range.
115 mW at 600 kHz
15 mW During Nap Mode
10
W During Power Down
28-Pin 6 x 6 QFN Package
High Speed SAR Converter Family
Type/Speed
500 kHz
~ 600 kHz
750 kHZ
1 MHz
1.25 MHz
2 MHz
3 MHz
4 MHz
ADS8383
ADS8381
18-Bit Pseudo-Diff
ADS8380 (S)
18-Bit Pseudo-Bipolar, Fully Diff
ADS8382 (S)
16-Bit Pseudo-Diff
ADS8371
ADS8401/05
ADS8411
16-Bit Pseudo-Bipolar, Fully Diff
ADS8402/06
ADS8412
14-Bit Pseudo-Diff
ADS7890 (S)
ADS7891
12-Bit Pseudo-Diff
ADS7886
ADS7881
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas
Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
PRODUCTION DATA information is current as of publication date.
Copyright 2004, Texas Instruments Incorporated
Products conform to specifications per the terms of the Texas
Instruments standard warranty. Production processing does not
necessarily include testing of all parameters.
background image
www.ti.com
ABSOLUTE MAXIMUM RATINGS
ADS8380
SLAS387A NOVEMBER 2004 REVISED DECEMBER 2004
These devices have limited built-in ESD protection. The leads should be shorted together or the device
placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.
ORDERING INFORMATION
(1)
MAXIMUM
MAXIMUM
NO MISSING
TRANSPORT
INTEGRAL
DIFFERENTIAL
CODES
PACKAGE
PACKAGE
TEMPERATURE
ORDERING
MODEL
MEDIA
LINEARITY
LINEARITY
RESOLUTION
TYPE
DESIGNATOR
RANGE
INFORMATION
QUANTITY
(LSB)
(LSB)
(BIT)
Small Tape and
ADS8380IRHPT
reel 250
28 Pin
ADS8380I
6
2/2.5
17
RHP
40
C to 85
C
6
6 QFN
Tape and reel
ADS8380IRHPR
1000
Small Tape and
ADS8380IBRHPT
reel 250
28 Pin
ADS8380IB
4
1/1.5
18
RHP
40
C to 85
C
6
6 QFN
Tape and reel
ADS8380IBRHPR
1000
(1)
For the most current specifications and package information, refer to our web site at www.ti.com
over operating free-air temperature range unless otherwise noted
(1)
UNIT
+IN to AGND
0.3 V to +VA + 0.3 V
IN to AGND
0.3 V to +VA + 0.3 V
Voltage
+VA to AGND
0.3 V to 7 V
+VBD to BDGND
0.3 V to 7 V
Digital input voltage to BDGND
0.3 V to +VBD + 0.3 V
Digital input voltage to +VA
+0.3 V
Operating free-air temperature range, T
A
40
C to 85
C
Storage temperature range, T
stg
65
C to 150
C
Junction temperature (T
J
max)
150
C
Power dissipation
(T
J
max T
A
)/
JA
QFN package
JA
thermal impedance
86
C/W
Vapor phase (60 sec)
215
C
Lead temperature, soldering
Infrared (15 sec)
220
C
(1)
Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings
only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating
conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
2
background image
www.ti.com
SPECIFICATIONS
ADS8380
SLAS387A NOVEMBER 2004 REVISED DECEMBER 2004
At 40
C to 85
C, +VA = +5 V, +VBD = +5 V or +VBD = +2.7 V, using internal or external reference, f
SAMPLE
= 600 kHz,
unless otherwise noted. (All performance parameters are valid only after device has properly resumed from power down, see
Table 2.)
ADS8380IB
ADS8380I
PARAMETER
TEST CONDITIONS
UNIT
MIN
TYP
MAX
MIN
TYP
MAX
ANALOG INPUT
Full-scale
+IN (IN)
0
V
ref
0
V
ref
V
input voltage
(1)
+IN
0.2
V
ref
+ 0.2
-0.2
V
ref
+ 0.2
Absolute input voltage
V
IN
0.2
0.2
-0.2
0.2
Sampling capacitance
(measured from
IN to
40
40
pF
AGND)
Input leakage current
1
1
nA
SYSTEM PERFORMANCE
Resolution
18
18
Bits
No missing codes
18
17
Bits
Quiet zones observed
4
2
4
6
6
LSB
INL
Integral linearity
(2) (3) (4)
(18 bit)
Quiet zones not observed
2.75
Quiet zones observed
1
0.75
1.5
2
2.5
LSB
DNL
Differential linearity
(3)
(18 bit)
Quiet zones not observed
1.5
E
O
Offset error
(3)
0.75
0.4
0.75
1.5
1.5
mV
E
G
Gain error
(3) (5)
0.075
0.075
-0.1
0.1
%FS
At DC
80
80
Common-mode rejection
[+IN (IN)] = V
ref
/2 with
CMRR
dB
ratio
50 mV
p-p
common mode
55
55
signal at 1 MHz
Noise
At 0 V analog input
40
40
V RMS
DC Power supply rejec-
PSRR
At full scale analog input
55
55
dB
tion ratio
SAMPLING DYNAMICS
Conversion time
1.16
1.16
s
Acquisition time
0.50
1000
0.50
1000
s
Throughput rate
600
600
kHz
Aperture delay
10
10
ns
Aperture jitter
12
12
ps RMS
Step response
(6)
400
400
ns
Overvoltage recovery
400
400
ns
(1)
Ideal input span; does not include gain or offset error.
(2)
LSB means least significant bit.
(3)
Measured using analog input circuit in Figure 51 and digital stimulus in Figure 56 and Figure 57 and reference voltage of 4.096 V.
(4)
This is endpoint INL, not best fit.
(5)
Measured using external reference source so does not include internal reference voltage error or drift.
(6)
Defined as sampling time necessary to settle an initial error of Vref on the sampling capacitor to a final error of 1 LSB at 18-bit level.
Measured using the input circuit in Figure 51.
3
background image
www.ti.com
ADS8380
SLAS387A NOVEMBER 2004 REVISED DECEMBER 2004
ADS8380IB
ADS8380I
PARAMETER
TEST CONDITIONS
UNIT
MIN
TYP
MAX
MIN
TYP
MAX
DYNAMIC CHARACTERISTICS
VIN = 4 V
p-p
at 1 kHz
-112
-112
Total harmonic
THD
VIN = 4 V
p-p
at 10 kHz
-112
-112
dB
distortion
(7) (8)
VIN = 4 V
p-p
at 100 kHz
-92
-92
VIN = 4 V
p-p
at 1 kHz
91
91
SNR
Signal-to-noise ratio
(7)
VIN = 4 V
p-p
at 10 kHz
91
91
dB
VIN = 4 V
p-p
at 100 kHz
89.5
89.5
VIN = 4 V
p-p
at 1 kHz
91
91
Signal-to-noise
SINAD
VIN = 4 V
p-p
at 10 kHz
91
91
dB
+ distortion
(7) (8)
VIN = 4 V
p-p
at 100 kHz
87.5
87.5
VIN = 4 V
p-p
at 1 kHz
119
119
Spurious free dynamic
SFDR
VIN = 4 V
p-p
at 10 kHz
117
117
dB
range
(7)
VIN = 4 V
p-p
at 100 kHz
92
92
3dB Small signal
75
75
MHz
bandwidth
REFERENCE INPUT
Reference voltage input
V
ref
2.5
4.096
4.2
2.5
4.096
4.2
V
range
Resistance
(9)
10
10
M
INTERNAL REFERENCE OUTPUT
V
ref
Reference voltage range
IOUT = 0 A, T
A
= 30
C
4.088
4.096
4.104
4.088
4.096
4.104
V
Source current
Static load
10
10
A
Line regulation
+VA = 4.75 V to 5.25 V
2.5
2.5
mV
Drift
IOUT = 0 A
25
25
ppm/
C
DIGITAL INPUT/OUTPUT
Logic family CMOS
V
IH
High level input voltage
+VBD 1
+VBD + 0.3
+VBD 1
+VBD + 0.3
V
V
IL
Low level input voltage
0.3
0.8
0.3
0.8
V
V
OH
High level output voltage
I
OH
= 2 TTL loads
+VBD 0.6
+VBD 0.6
V
V
OL
Low level output voltage
I
OL
= 2 TTL loads
0.4
0.4
V
Data format: MSB first, 2's complement or straight binary (selectable via the SB/2C pin)
POWER SUPPLY REQUIREMENTS
+VA
4.75
5
5.25
4.75
5
5.25
V
Power supply
voltage
+VBD
2.7
3.3
5.25
2.7
3.3
5.25
V
Supply current, 600-kHz
I
CC
+VA = 5 V
22
25
22
25
mA
sample rate
(10)
POWER DOWN
Supply current, power
I
CC(PD)
2
2
A
down
NAP MODE
Supply current, nap
I
CC(NAP)
3
3
mA
mode
Power-up time from nap
300
300
ns
TEMPERATURE RANGE
Specified performance
40
85
40
85
C
(7)
Measured using analog input circuit in Figure 51 and digital stimulus in Figure 56 and Figure 57 and reference voltage of 4.096 V.
(8)
Calculated on the first nine harmonics of the input frequency.
(9)
Can vary +/-30%.
(10) This includes only +VA current. With +VBD = 5 V, +VBD current is typically 1 mA with a 10-pF load capacitance on the digital output
pins.
4
background image
www.ti.com
TIMING REQUIREMENTS
(1) (2) (3) (4) (5) (6)
ADS8380
SLAS387A NOVEMBER 2004 REVISED DECEMBER 2004
ADS8380I/ADS8380IB
REF
PARAMETER
UNIT
FIGURE
MIN
TYP
MAX
t
conv
Conversion time
1000
1160
ns
41 44
t
acq1
Acquisition time in normal mode
0.5
1000
s
41,42,44
t
acq2
Acquisition time in nap mode (t
acq2
= t
acq1
+ t
d18
)
0.8
1000
s
43
CONVERSION AND SAMPLING
Quite sampling time (last toggle of interface signals to convert start
40 43,
t
quiet1
30
ns
command)
(6)
45 47
Quite sampling time (convert start command to first toggle of interface
40 43,
t
quiet2
10
ns
signals)
(6)
45 47
Quite conversion time (last toggle of interface signals to fall of BUSY)
(6)
40 43,
t
quiet3
600
ns
45,47
t
su1
Setup time, CONVST before BUSY fall
15
ns
41
t
su2
Setup time, CS before BUSY fall (only for conversion/sampling control)
20
ns
40,41
t
su4
Setup time, CONVST before CS rise (so CONVST can be recognized)
5
ns
41,43,44
t
h1
Hold time, CS after BUSY fall (only for conversion/sampling control)
0
ns
41
t
h3
Hold time, CONVST after CS rise
7
ns
43
t
h4
Hold time, CONVST after CS fall (to ensure width of CONVST_QUAL)
(4)
20
ns
42
t
w1
CONVST pulse duration
20
ns
43
t
w2
CS pulse duration
10
ns
41,42
Pulse duration, time between conversion start command and conversion
t
w5
1000
ns
44
abort command to successfully abort the ongoing conversion
DATA READ OPERATION
t
cyc
SCLK period
25
ns
45 47
SCLK duty cycle
40%
60%
t
su5
Setup time, CS fall before first SCLK fall
10
ns
45
t
su6
Setup time, CS fall before FS rise
7
ns
46,47
t
su7
Setup time, FS fall before first SCLK fall
7
ns
46,47
t
h5
Hold time, CS fall after SCLK fall
3
ns
45
t
h6
Hold time, FS fall after SCLK fall
7
ns
46,47
t
su2
Setup time, CS fall before BUSY fall (only for read control)
20
ns
40,45
t
su3
Setup time, FS fall before BUSY fall (only for read control)
20
ns
40,47
t
h2
Hold time, CS fall after BUSY fall (only for read control)
15
ns
40,45
t
h8
Hold time, FS fall after BUSY fall (only for read control)
15
ns
40,47
t
w2
CS pulse duration
10
ns
45
t
w3
FS pulse duration
10
ns
46,47
MISCELLANEOUS
t
w4
PD pulse duration for reset and power down
60
ns
53,54
All unspecified pulse durations
10
ns
(1)
All input signals are specified with t
r
= t
f
= 5 ns (10% to 90% of V
DD
) and timed from a voltage level of (V
IL
+ V
IH
)/2.
(2)
All specifications typical at 40
C to 85
C, +VA = +4.75 V to +5.25 V, +VBD = +2.7 V to +5.25 V.
(3)
All digital output signals loaded with 10-pF capacitors.
(4)
CONVST_QUAL is CONVST latched by a low value on CS (see Figure 39).
(5)
Reference figure indicated is only a representative of where the timing is applicable and is not exhaustive.
(6)
Quiet time zones are for meeting performance and not functionality.
5

Document Outline