ChipFind - документация

Электронный компонент: HD74HCT620

Скачать:  PDF   ZIP
HD74HCT620/HD74HCT623
Octal Bus Transceivers (with inverted 3-state outputs)/
Octal Bus Transceivers (with 3-state outputs)
Description
This octal transceiver is designed for asynchronous two-way communication between data buses. The
control function implementation allows for maximum flexibility in timng.
This device allows data transmission from A bus to the B bus or from the B bus to the A bus depending
upon the logic levels at the enable inputs (
GBA and GAB).
The enable inputs can be used to disable the device so that the buses are affectively isolated.
The dual-enable configuration gives these devices the capability to store data by simultaneous enabling of
GBA and GAB. Each output reinforces its input in this transceiver configuration. Thus, when both control
inputs are enabled and all other data sources to the two sets of bus lines are at high impedance, both sets of
bus lines (16 in all) will remain at their last states. The 8-bit codes appearing on the two sets of buses will
be identical for the HD74HCT623 or complementary for the HD74HCT620.
Features
LSTTL Output Logic Level Compatibility as well as CMOS Output Compatibility
High Speed Operation: t
pd
(Bus to Bus) = 15 ns typ (C
L
= 50 pF)
High Output Current: Fanout of 15 LSTTL Loads
Wide Operating Voltage: V
CC
= 4.5 to 5.5 V
Low Input Current: 1 A max
Low Quiescent Supply Current: I
CC
(static) = 4 A max (Ta = 25C)
HD74HCT620/HD74HCT623
2
Function Table
Enable Input
Operation
GBA
GAB
HD74HCT620
HD74HCT623
L
L
B
data to A bus
B data to A bus
H
H
A
data to B bus
A data to B bus
H
L
Isolation
Isolation
L
H
B
data to A bus,
A
data to B bus
B data to A bus,
A data to B bus
Pin Arrangement
1
2
3
4
5
6
7
8
9
10
Enable GAB
A
1
A
2
A
3
A
4
A
5
A
6
A
7
A
8
GND
V
CC
Enable
GBA
B
1
B
2
B
3
B
4
B
5
B
6
B
7
B
8
20
19
18
17
16
15
14
13
12
11
(Top view)
HD74HCT620/HD74HCT623
3
Block Diagram
HD74HCT620
A
1
GAB
GBA
B
1
A
2
A
3
B
2
B
3
A
4
B
4
A
5
B
5
A
6
B
6
A
7
B
7
A
8
B
8
V
CC
V
CC
HD74HCT620/HD74HCT623
4
HD74HCT623
A
1
GAB
GBA
B
1
V
CC
V
CC
A
2
A
3
B
2
B
3
A
4
B
4
A
5
B
5
A
6
B
6
A
7
B
7
A
8
B
8
Absolute Maximum Ratings
Item
Symbol
Rating
Unit
Supply voltage range
V
CC
0.5 to +7.0
V
Input voltage
V
IN
0.5 to V
CC
+ 0.5
V
Output voltage
V
OUT
0.5 to V
CC
+ 0.5
V
DC current drain per pin
I
OUT
35
mA
DC current drain per V
CC
, GND
I
CC
, I
GND
75
mA
DC input diode current
I
IK
20
mA
DC output diode current
I
OK
20
mA
Power dissipation per package
P
T
500
mW
Storage temperature
Tstg
65 to +150
C
HD74HCT620/HD74HCT623
5
DC Characteristics
Ta = 25
C
Ta = 40 to
+85
C
Test Conditions
Item
Symbol
Min Typ Max Min
Max
Unit
V
CC
(V)
Input voltage
V
IH
2.0
--
--
2.0
--
V
4.5 to
5.5
V
IL
--
--
0.8
--
0.8
V
4.5 to
5.5
Output voltage
V
OH
4.4
--
--
4.4
--
V
4.5
Vin = V
IH
or V
IL
I
OH
= 20
A
4.18 --
--
4.13
--
4.5
I
OH
= 6 mA
V
OL
--
--
0.1
--
0.1
V
4.5
Vin = V
IH
or V
IL
I
OL
= 20
A
--
--
0.26 --
0.33
4.5
I
OL
= 6 mA
Off-state output
current
I
OZ
--
--
0.5 --
5.0
A
5.5
Vin = V
IH
or V
IL
,
Vout = V
CC
or GND
Input current
Iin
--
--
0.1 --
1.0
A
5.5
Vin = V
CC
or GND
Quiescent supply
current
I
CC
--
--
4.0
--
40
A
5.5
Vin = V
CC
or GND, Iout = 0
A
AC Characteristics (C
L
= 50 pF, Input t
r
= t
f
= 6 ns)
Ta = 25
C
Ta = 40 to
+85
C
Test Conditions
Item
Symbol
Min Typ Max Min
Max
Unit
V
CC
(V)
Propagation delay t
PLH
--
13
20
--
25
ns
4.5
time
t
PHL
--
16
20
--
25
4.5
Output enable
t
ZH
--
16
30
--
38
ns
4.5
time
t
ZL
--
16
30
--
38
4.5
Output disable
t
HZ
--
19
30
--
38
ns
4.5
time
t
LZ
--
21
30
--
38
4.5
Output rise/fall
time
t
TLH
t
THL
--
4
12
--
15
ns
4.5
Input capacitance
Cin
--
5
10
--
10
pF
--