ChipFind - документация

Электронный компонент: ICS83840B

Скачать:  PDF   ZIP

Document Outline

83840BH
www.icst.com/products/hiperclocks.html
REV. A JANUARY 30, 2004
1
Integrated
Circuit
Systems, Inc.
ICS83840B
DDR SDRAM MUX
G
ENERAL
D
ESCRIPTION
The ICS83840B is a DDR SDRAM MUX and is
a member of the HiPerClockSTM family of High
Performance Clock Solutions from ICS. The de-
vice has 10 Host Lines and each host line can
be passed to 4 Data Ports. The 10 channels are
allocated as follows in the DDR SDRAM appli-
cation: 8 data lines, 1 strobe line and 1 DQm line. The Host/
Data Ports are compatible with single-ended SSTL-2 and the
device operates from a 2.5V supply.
Guaranteed low output skew makes the ICS83840B ideal
for demanding applications which require well defined per-
formance and repeatability.
L
OGIC
D
IAGRAM
F
EATURES
40 low skew single-ended DIMM ports
4 SSTL-2 compatible enable inputs
Maximum Switching Speed: 3ns
Output skew: 120ps (maximum)
Bank skew: 60ps (maximum)
r
on
= 8
(typical)
Full 2.5V supply modes
0C to 70C ambient operating temperature
Pin compatible with the CBTV4010
HiPerClockSTM
ICS
S
IMPLIFIED
S
CHEMATIC
HPx
nSn
nDPx
SW
400
HP0
0DP0
1DP0
2DP0
3DP0
HP9
Sw
Sw
Sw
Sw
0DP9
1DP9
2DP9
3DP9
Sw
Sw
Sw
Sw
nS0
nS1
nS2
nS3
R
ON
R
ON
ICS83840B
64-Ball TFBGA
7mm x 7mm x 1.2mm
package body
H Package
Top View
P
IN
A
SSIGNMENT
V
D
D
1
S
n
c
n
0
P
D
1
0
P
D
2
0
P
D
3
1
P
D
2
1
P
D
3
2
P
D
0
2
S
n
V
D
D
0
S
n
D
N
G
0
P
D
0
0
P
H
1
P
D
0
1
P
D
1
1
P
H
D
N
G
2
P
D
1
c
n
3
S
n
2
P
H
2
P
D
2
D
N
G
2
P
D
3
9
P
D
2
9
P
D
3
3
P
D
0
3
P
D
1
9
P
D
1
9
P
H
3
P
H
3
P
D
2
9
P
D
0
8
P
D
3
D
N
G
3
P
D
3
8
P
D
2
4
P
D
0
8
P
D
1
8
P
H
4
P
H
4
P
D
1
8
P
D
0
D
N
G
7
P
H
7
P
D
0
6
P
D
3
6
P
H
D
N
G
5
P
D
3
5
P
H
4
P
D
3
4
P
D
2
7
P
D
3
7
P
D
2
7
P
D
1
6
P
D
2
6
P
D
1
6
P
D
0
5
P
D
2
5
P
D
1
5
P
D
0
1
2
3
4
5
6
7
8
9
10
11
A
B
C
D
E
F
G
H
J
K
L
83840BH
www.icst.com/products/hiperclocks.html
REV. A JANUARY 30, 2004
2
Integrated
Circuit
Systems, Inc.
ICS83840B
DDR SDRAM MUX
T
ABLE
1. P
IN
D
ESCRIPTIONS
r
e
b
m
u
N
e
m
a
N
e
p
y
T
n
o
i
t
p
i
r
c
s
e
D
2
B
,
1
A
V
D
D
r
e
w
o
P
.
s
n
i
p
y
l
p
p
u
s
e
v
i
t
i
s
o
P
7
K
,
2
K
,
0
1
G
,
2
D
,
0
1
B
,
4
B
D
N
G
r
e
w
o
P
.
d
n
u
o
r
g
y
l
p
p
u
s
r
e
w
o
P
1
C
,
3
A
c
n
d
e
s
u
n
U
.
t
c
e
n
n
o
c
o
N
3
B
,
2
C
,
1
B
,
2
A
0
S
n
,
3
S
n
,
2
S
n
,
1
S
n
t
r
o
P
.
s
n
i
p
t
c
e
l
e
S
,
0
1
F
,
2
F
,
0
1
C
,
9
B
,
6
B
9
K
,
6
K
,
3
K
,
0
1
J
,
2
J
,
3
P
H
,
9
P
H
,
2
P
H
,
1
P
H
,
0
P
H
5
P
H
,
6
P
H
,
7
P
H
,
4
P
H
,
8
P
H
t
r
o
P
.
s
t
r
o
p
t
s
o
H
5
B
,
7
A
,
6
A
,
5
A
0
P
D
0
,
0
P
D
3
,
0
P
D
2
,
0
P
D
1
t
r
o
P
.
s
t
r
o
p
M
M
I
D
8
B
,
7
B
,
0
1
A
,
9
A
1
P
D
1
,
1
P
D
0
,
1
P
D
3
,
1
P
D
2
t
r
o
P
.
s
t
r
o
p
M
M
I
D
0
1
D
,
1
1
C
,
1
1
B
,
1
1
A
2
P
D
3
,
2
P
D
2
,
2
P
D
1
,
2
P
D
0
t
r
o
P
.
s
t
r
o
p
M
M
I
D
1
1
G
,
1
1
F
,
1
1
E
,
0
1
E
3
P
D
3
,
3
P
D
2
,
3
P
D
1
,
3
P
D
O
t
r
o
P
.
s
t
r
o
p
M
M
I
D
1
1
K
,
0
1
K
,
1
1
J
,
0
1
H
4
P
D
2
,
4
P
D
3
,
4
P
D
1
,
4
P
D
0
t
r
o
P
.
s
t
r
o
p
M
M
I
D
1
1
L
,
0
1
L
,
9
L
,
8
K
5
P
D
0
,
5
P
D
1
,
5
P
D
2
,
5
P
D
3
t
r
o
P
.
s
t
r
o
p
M
M
I
D
7
L
,
6
L
,
5
L
,
5
K
6
P
D
0
,
6
P
D
1
,
6
P
D
2
,
6
P
D
3
t
r
o
P
.
s
t
r
o
p
M
M
I
D
3
L
,
2
L
,
1
L
,
4
K
7
P
D
1
,
7
P
D
2
,
7
P
D
3
,
7
P
D
0
t
r
o
P
.
s
t
r
o
p
M
M
I
D
1
K
,
1
J
,
2
H
,
2
G
8
P
D
0
,
8
P
D
1
,
8
P
D
2
,
8
P
D
3
t
r
o
P
.
s
t
r
o
p
M
M
I
D
1
G
,
1
F
,
2
E
,
1
E
9
P
D
0
,
9
P
D
1
,
9
P
D
3
,
9
P
D
2
t
r
o
P
.
s
t
r
o
p
M
M
I
D
T
ABLE
2. P
IN
C
HARACTERISTICS
T
ABLE
3. F
UNCTION
T
ABLE
t
u
p
n
I
l
o
r
t
n
o
C
n
o
i
t
c
n
u
F
x
S
n
L
t
r
o
P
M
M
I
D
=
t
r
o
P
t
s
o
H
H
d
e
t
c
e
n
n
o
c
s
i
D
=
t
r
o
P
t
s
o
H
0
0
4
=
t
r
o
P
M
M
I
D
D
N
G
o
t
l
o
b
m
y
S
r
e
t
e
m
a
r
a
P
s
n
o
i
t
i
d
n
o
C
t
s
e
T
m
u
m
i
n
i
M
l
a
c
i
p
y
T
m
u
m
i
x
a
M
s
t
i
n
U
C
N
I
e
c
n
a
t
i
c
a
p
a
C
t
u
p
n
I
x
S
n
V
I
V
r
o
V
0
=
D
D
5
F
p
C
N
O
e
c
n
a
t
i
c
a
p
a
C
n
o
l
e
n
n
a
h
C
x
P
H
V
N
I
V
5
.
1
=
4
1
F
p
.
d
e
t
s
e
t
n
o
i
t
c
u
d
o
r
p
t
o
n
s
i
e
c
n
a
t
i
c
a
p
a
C
.
V
3
e
g
a
t
l
o
v
s
a
i
b
a
d
n
a
z
H
M
0
1
t
a
d
e
r
u
s
a
e
m
e
r
a
s
e
u
l
a
v
e
c
n
a
t
i
c
a
p
a
C
:
E
T
O
N
83840BH
www.icst.com/products/hiperclocks.html
REV. A JANUARY 30, 2004
3
Integrated
Circuit
Systems, Inc.
ICS83840B
DDR SDRAM MUX
T
ABLE
4A. P
OWER
S
UPPLY
DC C
HARACTERISTICS
,
V
DD
= 2.5V 0.2V, T
A
= 0C
TO
70C
l
o
b
m
y
S
r
e
t
e
m
a
r
a
P
s
n
o
i
t
i
d
n
o
C
t
s
e
T
m
u
m
i
n
i
M
l
a
c
i
p
y
T
m
u
m
i
x
a
M
s
t
i
n
U
V
D
D
e
g
a
t
l
o
V
y
l
p
p
u
S
e
v
i
t
i
s
o
P
3
.
2
5
.
2
7
.
2
V
I
D
D
t
n
e
r
r
u
C
y
l
p
p
u
S
r
e
w
o
P
0
5
A
T
ABLE
4B. DC C
HARACTERISTICS
,
V
DD
= 2.5V 0.2V, T
A
= 0C
TO
70C
l
o
b
m
y
S
r
e
t
e
m
a
r
a
P
s
n
o
i
t
i
d
n
o
C
t
s
e
T
m
u
m
i
n
i
M
l
a
c
i
p
y
T
m
u
m
i
x
a
M
s
t
i
n
U
V
H
I
e
g
a
t
l
o
V
h
g
i
H
t
u
p
n
I
x
S
n
6
.
1
V
V
L
I
e
g
a
t
l
o
V
w
o
L
t
u
p
n
I
x
S
n
9
.
0
V
V
K
I
e
g
a
t
l
o
V
p
m
a
l
C
t
u
p
n
I
V
D
D
;
V
3
.
2
=
I
I
A
m
8
1
-
=
2
.
1
-
V
I
L
e
g
a
k
a
e
L
t
u
p
n
I
t
n
e
r
r
u
C
x
S
n
V
D
D
;
V
5
.
2
=
V
I
V
=
D
D
;
D
N
G
r
o
V
=
S
n
D
D
0
0
1
A
t
r
o
P
t
s
o
H
0
0
1
A
t
r
o
P
M
M
I
D
I
r
o
f
D
N
G
=
S
n
)
t
s
e
t
(
L
I
0
0
1
A
r
N
O
1
E
T
O
N
;
e
c
n
a
t
s
i
s
e
R
n
O
V
D
D
V
;
V
5
.
2
=
A
V
;
V
8
.
0
=
B
V
0
.
1
=
5
8
3
1
V
D
D
V
;
V
5
.
2
=
A
V
;
V
7
.
1
=
B
V
5
.
1
=
5
8
3
1
n
o
s
e
g
a
t
l
o
v
d
e
t
a
c
i
d
n
i
e
h
t
t
a
s
l
a
n
i
m
r
e
t
M
M
I
D
e
h
t
d
n
a
t
s
o
H
e
h
t
n
e
e
w
t
e
b
,
e
r
u
s
a
e
m
t
n
e
r
r
u
c
e
h
t
m
o
r
f
d
e
t
a
l
u
c
l
a
C
:
1
E
T
O
N
.
h
c
t
i
w
s
e
h
t
f
o
e
d
i
s
h
c
a
e
A
BSOLUTE
M
AXIMUM
R
ATINGS
Supply Voltage, V
DD
-0.5V to +3.3V
Inputs, V
I
-0.3V to V
DD
+ 0.3 V
Ports
DC Input Clamp Current, I
IK
-50mA
Package Thermal Impedance,
JA
50.04C/W (0 mfps)
Storage Temperature, T
STG
-65C to 150C
NOTE: Stresses beyond those listed under Absolute
Maximum Ratings may cause permanent damage to the
device. These ratings are stress specifications only. Functional
operation of product at these conditions or any conditions be-
yond those listed in the
DC Characteristics or AC Character-
istics is not implied. Exposure to absolute maximum rating
conditions for extended periods may affect product reliability.
T
ABLE
5. AC C
HARACTERISTICS
,
V
DD
= 2.5V 0.2V, T
A
= 0C
TO
70C
l
o
b
m
y
S
r
e
t
e
m
a
r
a
P
s
n
o
i
t
i
d
n
o
C
t
s
e
T
m
u
m
i
n
i
M
l
a
c
i
p
y
T
m
u
m
i
x
a
M
s
t
i
n
U
t
D
P
;
y
a
l
e
D
n
o
i
t
a
g
a
p
o
r
P
4
,
1
E
T
O
N
o
t
x
P
D
x
r
o
x
P
H
m
o
r
F
x
P
H
r
o
x
P
D
x
0
8
0
6
1
0
5
2
s
p
t
N
E
t
u
p
t
u
O
e
m
i
T
e
l
b
a
n
E
o
t
x
S
n
m
o
r
F
x
P
D
n
r
o
x
P
H
2
.
1
s
n
t
S
I
D
t
u
p
t
u
O
e
m
i
T
e
l
b
a
s
i
D
o
t
x
S
n
m
o
r
F
x
P
D
n
r
o
x
P
H
2
.
1
s
n
t
K
S
O
;
w
e
k
S
t
u
p
t
u
O
4
,
2
E
T
O
N
t
r
o
P
y
n
a
o
t
t
r
o
P
y
n
A
0
2
1
s
p
t
K
S
B
;
w
e
k
S
k
n
a
B
4
,
3
E
T
O
N
t
r
o
P
y
n
a
o
t
t
r
o
P
y
n
A
k
n
a
b
e
m
a
s
e
h
t
n
i
h
t
i
w
0
6
s
p
V
m
o
r
f
d
e
r
u
s
a
e
M
:
1
E
T
O
N
D
D
o
t
t
u
p
n
i
e
h
t
f
o
2
/
V
D
D
.
t
u
p
t
u
o
e
h
t
f
o
2
/
V
t
a
d
e
r
u
s
a
e
M
.
s
n
o
i
t
i
d
n
o
c
d
a
o
l
l
a
u
q
e
h
t
i
w
d
n
a
e
g
a
t
l
o
v
y
l
p
p
u
s
e
m
a
s
e
h
t
t
a
s
t
u
p
t
u
o
n
e
e
w
t
e
b
w
e
k
s
s
a
d
e
n
i
f
e
D
:
2
E
T
O
N
O
D
D
.
2
/
.
s
n
o
i
t
i
d
n
o
c
d
a
o
l
l
a
u
q
e
h
t
i
w
k
n
a
b
a
n
i
h
t
i
w
w
e
k
s
s
a
d
e
n
i
f
e
D
:
3
E
T
O
N
.
n
o
i
t
a
z
i
r
e
t
c
a
r
a
h
c
y
b
d
e
e
t
n
a
r
a
u
g
,
d
e
t
s
e
t
n
o
i
t
c
u
d
o
r
p
t
o
N
:
4
E
T
O
N
83840BH
www.icst.com/products/hiperclocks.html
REV. A JANUARY 30, 2004
4
Integrated
Circuit
Systems, Inc.
ICS83840B
DDR SDRAM MUX
t
PD
V
DD
2
V
DD
2
P
ARAMETER
M
EASUREMENT
I
NFORMATION
O
UTPUT
S
KEW
2.5V O
UTPUT
L
OAD
AC T
EST
C
IRCUIT
V
DD
= 1.25V 0.1V
-1.25V 0.1V
P
ROPAGATION
D
ELAY
tsk(o)
V
DD
2
V
DD
2
nDPx
nDPy
D or H
H or D
tsk(o)
V
DD
2
V
DD
2
1.25V
1.25V
1.25V
V
OH
- 0.15V
V
OL
V
OH
0V
2.5V
t
PHZ
t
PZH
Output nDPx
(See Note)
Sn
(Low-level
enabling)
NOTE: The output is high except when disabled by the Sn control.
3-S
TATE
O
UTPUT
E
NABLE
/D
ISABLE
T
IMES
B
ANK
S
KEW
(
where X denotes outputs in the same bank
)
XDP0:XDP9
XDP0:XDP9
SCOPE
Qx
LVCMOS
V
DD
GND
This circuit is used for test purposes only,
not intended for application use.
83840BH
www.icst.com/products/hiperclocks.html
REV. A JANUARY 30, 2004
5
Integrated
Circuit
Systems, Inc.
ICS83840B
DDR SDRAM MUX
R
ELIABILITY
I
NFORMATION
T
RANSISTOR
C
OUNT
The transistor count for ICS83840B is: 320
T
ABLE
6.
JA
VS
. A
IR
F
LOW
T
ABLE


JA
by Velocity (Millimeter Feet per Second)
0
1
2
Two-Layer PCB, JEDEC Standard Test Boards
50.04C/W
43.18C/W
41.17C/W
NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs.
83840BH
www.icst.com/products/hiperclocks.html
REV. A JANUARY 30, 2004
6
Integrated
Circuit
Systems, Inc.
ICS83840B
DDR SDRAM MUX
P
ACKAGE
O
UTLINE
- H S
UFFIX
T
ABLE
7. P
ACKAGE
D
IMENSIONS
R
EFERENCE
D
OCUMENT
: JEDEC P
UBLICATION
95
N
O
I
T
A
I
R
A
V
C
E
D
E
J
S
R
E
T
E
M
I
L
L
I
M
N
I
S
N
O
I
S
N
E
M
I
D
L
L
A
L
O
B
M
Y
S
A
G
B
F
M
U
M
I
N
I
M
L
A
N
I
M
O
N
M
U
M
I
X
A
M
n
r
e
t
t
a
P
1
1
x
1
1
,
m
m
7
x
7
,
s
ll
a
B
4
6
A
0
.
1
1
.
1
2
.
1
1
A
5
6
1
.
0
2
.
0
5
3
2
.
0
2
A
6
1
.
0
2
.
0
4
2
.
0
3
A
5
7
6
.
0
7
.
0
5
2
7
.
0
b
5
2
.
0
3
.
0
5
3
.
0
D
C
S
B
0
0
.
7
1
D
C
S
B
0
0
.
5
E
C
S
B
0
0
.
7
1
E
C
S
B
0
0
.
5
e
C
S
B
0
5
.
0
83840BH
www.icst.com/products/hiperclocks.html
REV. A JANUARY 30, 2004
7
Integrated
Circuit
Systems, Inc.
ICS83840B
DDR SDRAM MUX
T
ABLE
8. O
RDERING
I
NFORMATION
While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems, Incorporated (ICS) assumes no responsibility for either its use
or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use
in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements
are not recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS
product for use in life support devices or critical medical instruments.
r
e
b
m
u
N
r
e
d
r
O
/
t
r
a
P
g
n
i
k
r
a
M
e
g
a
k
c
a
P
t
n
u
o
C
e
r
u
t
a
r
e
p
m
e
T
H
B
0
4
8
3
8
S
C
I
H
B
0
4
8
3
8
S
C
I
A
G
B
F
T
ll
a
B
-
4
6
y
a
r
t
r
e
p
6
1
4
C
0
7
o
t
C
0
T
H
B
0
4
8
3
8
S
C
I
H
B
0
4
8
3
8
S
C
I
l
e
e
R
d
n
a
e
p
a
T
n
o
A
G
B
F
T
ll
a
B
-
4
6
0
0
0
1
C
0
7
o
t
C
0
F
L
H
B
0
4
8
3
8
S
C
I
F
L
B
0
4
8
3
S
C
I
A
G
B
F
T
,
e
e
r
F
d
a
e
L
,
ll
a
B
-
4
6
y
a
r
t
r
e
p
6
1
4
C
0
7
o
t
C
0
T
F
L
H
B
0
4
8
3
8
S
C
I
F
L
B
0
4
8
3
S
C
I
l
e
e
R
d
n
a
e
p
a
T
n
o
A
G
B
F
T
,
e
e
r
F
d
a
e
L
,
ll
a
B
-
4
6
0
0
0
1
C
0
7
o
t
C
0