ChipFind - документация

Электронный компонент: ICS840004

Скачать:  PDF   ZIP

Document Outline

Integrated
Circuit
Systems, Inc.
840004AG
www.icst.com/products/hiperclocks.html
REV. A SEPTEMBER 16, 2004
1
ICS840004
F
EMTO
C
LOCKS
TM C
RYSTAL
-
TO
-
LVCMOS/LVTTL F
REQUENCY
S
YNTHESIZER
PRELIMINARY
G
ENERAL
D
ESCRIPTION
The ICS840004 is a 4 output LVCMOS/LVTTL
Synthesizer optimized to generate Ethernet
reference clock frequencies and is a member of
the HiPerClocks
TM
family of high performance
clock solutions from ICS. Using a 26.5625MHz,
18pF parallel resonant crystal, the following frequencies can be
generated based on the 2 frequency select pins (F_SEL1:0):
212.5MHz, 159.375MHz, 156.25MHz, 106.25MHz, and
53.125MHz. The ICS840004 uses ICS' 3
rd
generation low phase
noise VCO technology and can achieve 1ps or lower typical
random rms phase jitter, easily meeting Ethernet jitter
requirements. The ICS840004 is packaged in a small 20-pin
TSSOP package.
HiPerClockSTM
ICS
B
LOCK
D
IAGRAM
F
EATURES
Four LVCMOS/LVTTL outputs, 15
typical output impedance
Selectable crystal oscillator interface
or LVCMOS single-ended input
Supports the following input frequencies:
212.5MHz, 159.375MHz, 156.25MHz, 106.25MHz and
53.125MHz
RMS phase jitter @ 212.5MHz (637KHz - 10MHz):
0.98ps typical
RMS phase noise at 212.5MHz, V
DDO
= 3.3V
Phase noise:
Offset
Noise Power
100Hz ............... -88.8 dBc/Hz
1KHz .............. -109.0 dBc/Hz
10KHz .............. -116.1 dBc/Hz
100KHz .............. -117.5 dBc/Hz
Full 3.3V or 3.3V core/2.5V output supply mode
0C to 70C ambient operating temperature
Q0
Q1
Q2
Q3
OE
F_SEL1:0
nPLL_SEL
nXTAL_SEL
XTAL_IN
XTAL_OUT
TEST_CLK
MR
OSC
Phase
Detector
VCO
M = 24 (fixed)
F_SEL1:0
0 0 3
0 1 4
1 0 6
(default)
1 1 12
0
1
1
0
2
N
26.5625MHz
Pullup
Pulldown
Pulldown
Pulldown
Pulldown:Pulldown
Pulldown
F
REQUENCY
S
ELECT
F
UNCTION
T
ABLE
P
IN
A
SSIGNMENT
ICS840004
20-Lead TSSOP
6.5mm x 4.4mm x 0.92mm
package body
G Package
Top View
F_SEL0
nc
nXTAL_SEL
TEST_CLK
OE
MR
nPLL_SEL
V
DDA
nc
V
DD
1
2
3
4
5
6
7
8
9
10
20
19
18
17
16
15
14
13
12
11
F_SEL1
GND
Q0
Q1
V
DDO
Q2
Q3
GND
XTAL_IN
XTAL_OUT
s
t
u
p
n
I
t
u
p
t
u
O
y
c
n
e
u
q
e
r
F
e
g
n
a
R
t
u
p
n
I
y
c
n
e
u
q
e
r
F
1
L
E
S
_
F
0
L
E
S
_
F
r
e
d
i
v
i
D
M
e
u
l
a
V
r
e
d
i
v
i
D
N
e
u
l
a
V
N
/
M
e
u
l
a
V
o
i
t
a
R
5
2
6
5
.
6
2
0
0
4
2
3
8
5
.
2
1
2
5
2
6
5
.
6
2
0
1
4
2
4
6
5
7
3
.
9
5
1
5
2
6
5
.
6
2
1
0
4
2
6
4
5
2
.
6
0
1
5
2
6
5
.
6
2
1
1
4
2
2
1
2
5
2
1
.
3
5
6
6
1
4
0
.
6
2
0
1
4
2
4
6
5
2
.
6
5
1
The Preliminary Information presented herein represents a product in prototyping or pre-production. The noted characteristics are based on initial
product characterization. Integrated Circuit Systems, Incorporated (ICS) reserves the right to change any circuitry or specifications without notice.
Integrated
Circuit
Systems, Inc.
8400042AG
www.icst.com/products/hiperclocks.html
REV. A SEPTEMBER 16, 2004
2
ICS840004
F
EMTO
C
LOCKS
TM C
RYSTAL
-
TO
-
LVCMOS/LVTTL F
REQUENCY
S
YNTHESIZER
PRELIMINARY
T
ABLE
1. P
IN
D
ESCRIPTIONS
T
ABLE
2. P
IN
C
HARACTERISTICS
r
e
b
m
u
N
e
m
a
N
e
p
y
T
n
o
i
t
p
i
r
c
s
e
D
1
0
L
E
S
_
F
t
u
p
n
I
n
w
o
d
ll
u
P
.
s
l
e
v
e
l
e
c
a
f
r
e
t
n
i
L
T
T
V
L
/
S
O
M
C
V
L
.
n
i
p
t
c
e
l
e
s
y
c
n
e
u
q
e
r
F
9
,
2
c
n
d
e
s
u
n
U
.
t
c
e
n
n
o
c
o
N
3
L
E
S
_
L
A
T
X
n
t
u
p
n
I
n
w
o
d
ll
u
P
e
c
n
e
r
e
f
e
r
L
L
P
e
h
t
s
a
s
t
u
p
n
i
K
L
C
_
T
S
E
T
r
o
l
a
t
s
y
r
c
e
h
t
n
e
e
w
t
e
b
s
t
c
e
l
e
S
L
A
T
X
s
t
c
e
l
e
s
,
W
O
L
n
e
h
W
.
K
L
C
_
T
S
E
T
s
t
c
e
l
e
s
,
H
G
I
H
n
e
h
W
.
e
c
r
u
o
s
.
s
l
e
v
e
l
e
c
a
f
r
e
t
n
i
L
T
T
V
L
/
S
O
M
C
V
L
.
s
u
p
n
i
4
K
L
C
_
T
S
E
T
t
u
p
n
I
n
w
o
d
ll
u
P
.
t
u
p
n
i
k
c
o
l
c
L
T
T
V
L
/
S
O
M
C
V
L
d
e
d
n
e
-
e
l
g
n
i
S
5
E
O
t
u
p
n
I
p
u
ll
u
P
e
h
t
,
W
O
L
n
e
h
W
.
e
v
i
t
c
a
e
r
a
s
t
u
p
t
u
o
e
h
t
,
H
G
I
H
n
e
h
W
.
n
i
p
e
l
b
a
n
e
t
u
p
t
u
O
.
s
l
e
v
e
l
e
c
a
f
r
e
t
n
i
L
T
T
V
L
/
S
O
M
C
V
L
.
e
t
a
t
s
e
c
n
a
d
e
p
m
i
h
g
i
h
a
n
i
e
r
a
s
t
u
p
t
u
o
6
R
M
t
u
p
n
I
n
w
o
d
ll
u
P
e
r
a
s
r
e
d
i
v
i
d
l
a
n
r
e
t
n
i
e
h
t
,
H
G
I
H
c
i
g
o
l
n
e
h
W
.
t
e
s
e
R
r
e
t
s
a
M
H
G
I
H
e
v
i
t
c
A
l
a
n
r
e
t
n
i
e
h
t
,
W
O
L
c
i
g
o
l
n
e
h
W
.
w
o
l
o
g
o
t
s
t
u
p
u
t
o
e
h
t
g
n
i
s
u
a
c
t
e
s
e
r
.
s
l
e
v
e
l
e
c
a
f
r
e
t
n
i
L
T
T
V
L
/
S
O
M
C
V
L
.
d
e
l
b
a
n
e
e
r
a
s
t
u
p
t
u
o
e
h
t
d
n
a
s
r
e
d
i
v
i
d
7
L
E
S
_
L
L
P
n
t
u
p
n
I
n
w
o
d
ll
u
P
.
t
u
p
t
u
o
O
C
V
e
h
t
m
o
r
f
n
e
v
i
r
d
s
i
t
u
p
t
u
o
e
h
t
,
W
O
L
n
e
h
W
.
s
s
a
p
y
B
L
L
P
=
y
c
n
e
u
q
e
r
f
t
u
p
t
u
o
e
h
t
d
n
a
d
e
s
s
a
p
y
b
s
i
L
L
P
e
h
t
,
H
G
I
H
n
e
h
W
.
r
e
d
i
v
i
d
t
u
p
t
u
o
N
/
y
c
n
e
u
q
e
r
f
k
c
o
l
c
e
c
n
e
r
e
f
e
r
.
s
l
e
v
e
l
e
c
a
f
r
e
t
n
i
L
T
T
V
L
/
S
O
M
C
V
L
8
V
A
D
D
r
e
w
o
P
.
n
i
p
y
l
p
p
u
s
g
o
l
a
n
A
0
1
V
D
D
r
e
w
o
P
.
n
i
p
y
l
p
p
u
s
e
r
o
C
,
1
1
2
1
,
T
U
O
_
L
A
T
X
N
I
_
L
A
T
X
t
u
p
n
I
.
t
u
p
t
u
o
e
h
t
s
i
T
U
O
_
L
A
T
X
.
e
c
a
f
r
e
t
n
i
r
o
t
a
ll
i
c
s
o
l
a
t
s
y
r
C
.
t
u
p
n
i
e
h
t
s
i
N
I
_
L
A
T
X
9
1
,
3
1
D
N
G
r
e
w
o
P
.
d
n
u
o
r
g
y
l
p
p
u
s
r
e
w
o
P
5
1
,
4
1
8
1
,
7
1
,
2
Q
,
3
Q
0
Q
,
1
Q
t
u
p
t
u
O
.
s
l
e
v
e
l
e
c
a
f
r
e
t
n
i
L
T
T
V
L
/
S
O
M
C
V
L
.
s
t
u
p
t
u
o
k
c
o
l
c
d
e
d
n
e
-
e
l
g
n
i
S
5
1
.
e
c
n
e
d
e
p
m
i
t
u
p
t
u
o
l
a
c
i
p
y
t
6
1
V
O
D
D
r
e
w
o
P
.
n
i
p
y
l
p
p
u
s
t
u
p
t
u
O
0
2
1
L
E
S
_
F
t
u
p
n
I
n
w
o
d
ll
u
P
.
s
l
e
v
e
l
e
c
a
f
r
e
t
n
i
L
T
T
V
L
/
S
O
M
C
V
L
.
n
i
p
t
c
e
l
e
s
y
c
n
e
u
q
e
r
F
:
E
T
O
N
p
u
ll
u
P
d
n
a
n
w
o
d
ll
u
P
.
s
e
u
l
a
v
l
a
c
i
p
y
t
r
o
f
,
s
c
i
t
s
i
r
e
t
c
a
r
a
h
C
n
i
P
,
2
e
l
b
a
T
e
e
S
.
s
r
o
t
s
i
s
e
r
t
u
p
n
i
l
a
n
r
e
t
n
i
o
t
r
e
f
e
r
l
o
b
m
y
S
r
e
t
e
m
a
r
a
P
s
n
o
i
t
i
d
n
o
C
t
s
e
T
m
u
m
i
n
i
M
l
a
c
i
p
y
T
m
u
m
i
x
a
M
s
t
i
n
U
C
N
I
e
c
n
a
t
i
c
a
p
a
C
t
u
p
n
I
4
F
p
C
D
P
e
c
n
a
t
i
c
a
p
a
C
n
o
i
t
a
p
i
s
s
i
D
r
e
w
o
P
V
D
D
V
,
A
D
D
V
,
O
D
D
V
5
6
4
.
3
=
D
B
T
F
p
V
D
D
V
,
A
D
D
V
,
V
5
6
4
.
3
=
O
D
D
V
5
2
6
.
2
=
D
B
T
F
p
R
P
U
L
L
U
P
r
o
t
s
i
s
e
R
p
u
ll
u
P
t
u
p
n
I
1
5
K
R
N
W
O
D
L
L
U
P
r
o
t
s
i
s
e
R
n
w
o
d
ll
u
P
t
u
p
n
I
1
5
K
R
T
U
O
e
c
n
a
d
e
p
m
I
t
u
p
t
u
O
5
1
Integrated
Circuit
Systems, Inc.
840004AG
www.icst.com/products/hiperclocks.html
REV. A SEPTEMBER 16, 2004
3
ICS840004
F
EMTO
C
LOCKS
TM C
RYSTAL
-
TO
-
LVCMOS/LVTTL F
REQUENCY
S
YNTHESIZER
PRELIMINARY
T
ABLE
3A. P
OWER
S
UPPLY
DC C
HARACTERISTICS
,
V
DDD
= V
DDA
= 3.3V5%, V
DDO
= 3.3V5%
OR
2.5V5%, T
A
= 0C
TO
70C
T
ABLE
3B. LVCMOS/LVTTL DC C
HARACTERISTICS
,
V
DD
= V
DDA
= 3.3V5%, V
DDO
= 3.3V5%
OR
2.5V5%, T
A
= 0C
TO
70C
A
BSOLUTE
M
AXIMUM
R
ATINGS
Supply Voltage, V
DD
4.6V
Inputs, V
I
-0.5V to V
DD
+ 0.5 V
Outputs, V
O
-0.5V to V
DD
+ 0.5V
Package Thermal Impedance,
JA
73.2C/W (0 lfpm)
Storage Temperature, T
STG
-65C to 150C
NOTE: Stresses beyond those listed under Absolute
Maximum Ratings may cause permanent damage to the
device. These ratings are stress specifications only. Functional
operation of product at these conditions or any conditions be-
yond those listed in the
DC Characteristics or AC Character-
istics is not implied. Exposure to absolute maximum rating
conditions for extended periods may affect product reliability.
l
o
b
m
y
S
r
e
t
e
m
a
r
a
P
s
n
o
i
t
i
d
n
o
C
t
s
e
T
m
u
m
i
n
i
M
l
a
c
i
p
y
T
m
u
m
i
x
a
M
s
t
i
n
U
V
D
D
e
g
a
t
l
o
V
y
l
p
p
u
S
e
r
o
C
5
3
1
.
3
3
.
3
5
6
4
.
3
V
V
A
D
D
e
g
a
t
l
o
V
y
l
p
p
u
S
g
o
l
a
n
A
5
3
1
.
3
3
.
3
5
6
4
.
3
V
V
O
D
D
e
g
a
t
l
o
V
y
l
p
p
u
S
t
u
p
t
u
O
5
3
1
.
3
3
.
3
5
6
4
.
3
V
5
7
3
.
2
5
.
2
5
2
6
.
2
V
I
D
D
t
n
e
r
r
u
C
y
l
p
p
u
S
r
e
w
o
P
7
8
A
m
I
A
D
D
t
n
e
r
r
u
C
y
l
p
p
u
S
g
o
l
a
n
A
8
A
m
I
O
D
D
t
n
e
r
r
u
C
y
l
p
p
u
S
t
u
p
t
u
O
5
A
m
l
o
b
m
y
S
r
e
t
e
m
a
r
a
P
s
n
o
i
t
i
d
n
o
C
t
s
e
T
m
u
m
i
n
i
M
l
a
c
i
p
y
T
m
u
m
i
x
a
M
s
t
i
n
U
V
H
I
t
u
p
n
I
e
g
a
t
l
o
V
h
g
i
H
,
L
E
S
_
L
L
P
n
,
0
:
1
L
E
S
_
F
R
M
,
E
O
,
L
E
S
_
L
A
T
X
n
2
V
D
D
3
.
0
+
V
K
L
C
_
T
S
E
T
2
V
D
D
3
.
0
+
V
V
L
I
t
u
p
n
I
e
g
a
t
l
o
V
w
o
L
,
L
E
S
_
L
L
P
n
,
0
:
1
L
E
S
_
F
R
M
,
E
O
,
L
E
S
_
L
A
T
X
n
3
.
0
-
8
.
0
V
K
L
C
_
T
S
E
T
3
.
0
-
3
.
1
V
I
H
I
t
u
p
n
I
t
n
e
r
r
u
C
h
g
i
H
E
O
V
D
D
V
=
N
I
V
5
6
4
.
3
=
5
A
,
R
M
,
L
E
S
_
L
L
P
n
,
1
:
0
L
E
S
_
F
K
L
C
_
T
S
E
T
,
L
E
S
_
L
A
T
X
n
V
D
D
V
=
N
I
V
5
6
4
.
3
=
0
5
1
A
I
L
I
t
u
p
n
I
t
n
e
r
r
u
C
w
o
L
E
O
V
D
D
V
,
V
5
6
4
.
3
=
N
I
V
0
=
0
5
1
-
A
,
R
M
,
L
E
S
_
L
L
P
n
,
1
:
0
L
E
S
_
F
K
L
C
_
T
S
E
T
,
L
E
S
_
L
A
T
X
n
V
D
D
V
,
V
5
6
4
.
3
=
N
I
V
0
=
5
-
A
V
H
O
1
E
T
O
N
;
e
g
a
t
l
o
V
h
g
i
H
t
u
p
t
u
O
V
O
D
D
%
5
V
3
.
3
=
6
.
2
V
V
O
D
D
%
5
V
5
.
2
=
8
.
1
V
V
L
O
1
E
T
O
N
;
e
g
a
t
l
o
V
w
o
L
t
u
p
t
u
O
V
O
D
D
%
5
V
5
.
2
r
o
V
3
.
3
=
5
.
0
V
0
5
h
t
i
w
d
e
t
a
n
i
m
r
e
t
s
t
u
p
t
u
O
:
1
E
T
O
N
V
o
t
O
D
D
.
t
i
u
c
r
i
C
t
s
e
T
d
a
o
L
t
u
p
t
u
O
,
n
o
i
t
a
m
r
o
f
n
I
t
n
e
m
e
r
u
s
a
e
M
r
e
t
e
m
a
r
a
P
e
e
S
.
2
/
Integrated
Circuit
Systems, Inc.
8400042AG
www.icst.com/products/hiperclocks.html
REV. A SEPTEMBER 16, 2004
4
ICS840004
F
EMTO
C
LOCKS
TM C
RYSTAL
-
TO
-
LVCMOS/LVTTL F
REQUENCY
S
YNTHESIZER
PRELIMINARY
T
ABLE
5A. AC C
HARACTERISTICS
,
V
DD
= V
DDA
= V
DDO
= 3.3V5%, T
A
= 0C
TO
70C
T
ABLE
4. C
RYSTAL
C
HARACTERISTICS
r
e
t
e
m
a
r
a
P
s
n
o
i
t
i
d
n
o
C
t
s
e
T
m
u
m
i
n
i
M
l
a
c
i
p
y
T
m
u
m
i
x
a
M
s
t
i
n
U
n
o
i
t
a
ll
i
c
s
O
f
o
e
d
o
M
l
a
t
n
e
m
a
d
n
u
F
y
c
n
e
u
q
e
r
F
5
2
6
5
.
6
2
z
H
M
)
R
S
E
(
e
c
n
a
t
s
i
s
e
R
s
e
i
r
e
S
t
n
e
l
a
v
i
u
q
E
0
5
e
c
n
a
t
i
c
a
p
a
C
t
n
u
h
S
7
F
p
.
l
a
t
s
y
r
c
t
n
a
n
o
s
e
r
l
e
ll
a
r
a
p
f
p
8
1
n
a
g
n
i
s
u
d
e
z
i
r
e
t
c
a
r
a
h
C
:
E
T
O
N
l
o
b
m
y
S
r
e
t
e
m
a
r
a
P
s
n
o
i
t
i
d
n
o
C
t
s
e
T
m
u
m
i
n
i
M
l
a
c
i
p
y
T
m
u
m
i
x
a
M
s
t
i
n
U
f
T
U
O
y
c
n
e
u
q
e
r
F
t
u
p
t
u
O
5
.
2
1
2
z
H
M
5
7
3
.
9
5
1
z
H
M
5
2
.
6
5
1
z
H
M
5
2
.
6
0
1
z
H
M
5
2
1
.
3
5
z
H
M
t
)
o
(
k
s
3
,
1
E
T
O
N
;
w
e
k
S
t
u
p
t
u
O
D
B
T
s
p
t
)
(
t
ij
;
)
m
o
d
n
a
R
(
r
e
t
t
i
J
e
s
a
h
P
S
M
R
2
E
T
O
N
)
z
H
M
0
1
-
z
H
K
7
3
6
(
z
H
M
5
.
2
1
2
8
9
.
0
s
p
)
z
H
M
0
1
-
z
H
K
7
3
6
(
z
H
M
5
7
3
.
9
5
1
4
8
.
0
s
p
)
z
H
M
0
2
-
z
H
M
5
7
8
.
1
(
z
H
M
5
2
.
6
5
1
D
B
T
s
p
)
z
H
M
0
1
-
z
H
K
7
3
6
(
z
H
M
5
2
.
6
0
1
3
8
.
0
s
p
)
z
H
M
0
1
-
z
H
K
7
3
6
(
z
H
M
5
2
1
.
3
5
0
.
1
s
p
t
L
e
m
i
T
k
c
o
L
L
L
P
1
s
m
t
R
t
/
F
e
m
i
T
ll
a
F
/
e
s
i
R
t
u
p
t
u
O
%
0
8
o
t
%
0
2
0
0
5
s
p
c
d
o
e
l
c
y
C
y
t
u
D
t
u
p
t
u
O
0
5
%
.
s
n
o
i
t
i
d
n
o
c
d
a
o
l
l
a
u
q
e
h
t
i
w
d
n
a
s
e
g
a
t
l
o
v
y
l
p
p
u
s
e
m
a
s
e
h
t
t
a
s
t
u
p
t
u
o
n
e
e
w
t
e
b
w
e
k
s
s
a
d
e
n
i
f
e
D
:
1
E
T
O
N
V
t
a
d
e
r
u
s
a
e
M
O
D
D
.
2
/
.
t
o
l
P
e
s
i
o
N
e
s
a
h
P
e
h
t
o
t
r
e
f
e
r
e
s
a
e
l
P
:
2
E
T
O
N
.
5
6
d
r
a
d
n
a
t
S
C
E
D
E
J
h
t
i
w
e
c
n
a
d
r
o
c
c
a
n
i
d
e
n
i
f
e
d
s
i
r
e
t
e
m
a
r
a
p
s
i
h
T
:
3
E
T
O
N
T
ABLE
5B. AC C
HARACTERISTICS
,
V
DD
= V
DDA
= 3.3V5%, V
DDO
= 3.3V5%
OR
2.5V5%, T
A
= 0C
TO
70C
l
o
b
m
y
S
r
e
t
e
m
a
r
a
P
s
n
o
i
t
i
d
n
o
C
t
s
e
T
m
u
m
i
n
i
M
l
a
c
i
p
y
T
m
u
m
i
x
a
M
s
t
i
n
U
f
T
U
O
y
c
n
e
u
q
e
r
F
t
u
p
t
u
O
5
.
2
1
2
z
H
M
5
7
3
.
9
5
1
z
H
M
5
2
.
6
5
1
z
H
M
5
2
.
6
0
1
z
H
M
5
2
1
.
3
5
z
H
M
t
)
o
(
k
s
3
,
1
E
T
O
N
;
w
e
k
S
t
u
p
t
u
O
D
B
T
s
p
t
)
(
t
ij
;
)
m
o
d
n
a
R
(
r
e
t
t
i
J
e
s
a
h
P
S
M
R
2
E
T
O
N
)
z
H
M
0
1
-
z
H
K
7
3
6
(
z
H
M
5
.
2
1
2
3
9
.
0
s
p
)
z
H
M
0
1
-
z
H
K
7
3
6
(
z
H
M
5
7
3
.
9
5
1
6
7
.
0
s
p
)
z
H
M
0
2
-
z
H
M
5
7
8
.
1
(
z
H
M
5
2
.
6
5
1
D
B
T
s
p
)
z
H
M
0
1
-
z
H
K
7
3
6
(
z
H
M
5
2
.
6
0
1
1
8
.
0
s
p
)
z
H
M
0
1
-
z
H
K
7
3
6
(
z
H
M
5
2
1
.
3
5
9
9
.
0
s
p
t
L
e
m
i
T
k
c
o
L
L
L
P
1
s
m
t
R
t
/
F
e
m
i
T
ll
a
F
/
e
s
i
R
t
u
p
t
u
O
%
0
8
o
t
%
0
2
0
0
5
s
p
c
d
o
e
l
c
y
C
y
t
u
D
t
u
p
t
u
O
0
5
%
.
A
4
e
l
b
a
T
,
e
v
o
b
a
e
e
s
s
e
t
o
n
r
o
F
Integrated
Circuit
Systems, Inc.
840004AG
www.icst.com/products/hiperclocks.html
REV. A SEPTEMBER 16, 2004
5
ICS840004
F
EMTO
C
LOCKS
TM C
RYSTAL
-
TO
-
LVCMOS/LVTTL F
REQUENCY
S
YNTHESIZER
PRELIMINARY
T
YPICAL
P
HASE
N
OISE
AT
53.125MH
Z
@3.3V
0
-10
-20
-30
-40
-50
-60
-70
-80
-90
-100
-110
-120
-130
-140
-150
-160
-170
-180
-190
53.125MHz
RMS Phase Jitter (Random)
637KHz to 10MHz = 1.00ps (typical)
O
FFSET
F
REQUENCY
(H
Z
)
N
OISE
P
O
WER
dBc
Hz
Phase Noise Result by adding
Fibre Channel Filter to raw data
Raw Phase Noise Data
Fibre Channel Filter
10
100
1k
10k
100k
1M
10M
100M
T
YPICAL
P
HASE
N
OISE
AT
53.125MH
Z
@2.5V
0
-10
-20
-30
-40
-50
-60
-70
-80
-90
-100
-110
-120
-130
-140
-150
-160
-170
-180
-190
53.125MHz
RMS Phase Jitter (Random)
637KHz to 10MHz = 0.99ps (typical)
O
FFSET
F
REQUENCY
(H
Z
)
N
OISE
P
O
WER
dBc
Hz
Phase Noise Result by adding
Fibre Channel Filter to raw data
Raw Phase Noise Data
Fibre Channel Filter
10
100
1k
10k
100k
1M
10M
100M
Integrated
Circuit
Systems, Inc.
8400042AG
www.icst.com/products/hiperclocks.html
REV. A SEPTEMBER 16, 2004
6
ICS840004
F
EMTO
C
LOCKS
TM C
RYSTAL
-
TO
-
LVCMOS/LVTTL F
REQUENCY
S
YNTHESIZER
PRELIMINARY
106.25MHz
RMS Phase Jitter (Random)
637KHz to 10MHz = 0.83ps (typical)
O
FFSET
F
REQUENCY
(H
Z
)
N
OISE
P
O
WER
dBc
Hz
0
-10
-20
-30
-40
-50
-60
-70
-80
-90
-100
-110
-120
-130
-140
-150
-160
-170
-180
-190
Phase Noise Result by adding
Fibre Channel Filter to raw data
Raw Phase Noise Data
Fibre Channel Filter
T
YPICAL
P
HASE
N
OISE
AT
106.25MH
Z
@3.3V
10
100
1k
10k
100k
1M
10M
100M
106.25MHz
RMS Phase Jitter (Random)
637KHz to 10MHz = 0.81ps (typical)
O
FFSET
F
REQUENCY
(H
Z
)
N
OISE
P
O
WER
dBc
Hz
0
-10
-20
-30
-40
-50
-60
-70
-80
-90
-100
-110
-120
-130
-140
-150
-160
-170
-180
-190
Phase Noise Result by adding
Fibre Channel Filter to raw data
Raw Phase Noise Data
Fibre Channel Filter
T
YPICAL
P
HASE
N
OISE
AT
106.25MH
Z
@ 2.5V
10
100
1k
10k
100k
1M
10M
100M
Integrated
Circuit
Systems, Inc.
840004AG
www.icst.com/products/hiperclocks.html
REV. A SEPTEMBER 16, 2004
7
ICS840004
F
EMTO
C
LOCKS
TM C
RYSTAL
-
TO
-
LVCMOS/LVTTL F
REQUENCY
S
YNTHESIZER
PRELIMINARY
T
YPICAL
P
HASE
N
OISE
AT
159.375MH
Z
@3.3V
0
-10
-20
-30
-40
-50
-60
-70
-80
-90
-100
-110
-120
-130
-140
-150
-160
-170
-180
-190
159.375MHz
RMS Phase Jitter (Random)
637KHz to 10MHz = 0.84ps (typical)
O
FFSET
F
REQUENCY
(H
Z
)
N
OISE
P
O
WER
dBc
Hz
Phase Noise Result by adding
Fibre Channel Filter to raw data
Raw Phase Noise Data
Fibre Channel Filter
10
100
1k
10k
100k
1M
10M
100M
T
YPICAL
P
HASE
N
OISE
AT
159.375MH
Z
@ 2.5V
0
-10
-20
-30
-40
-50
-60
-70
-80
-90
-100
-110
-120
-130
-140
-150
-160
-170
-180
-190
159.375MHz
RMS Phase Jitter (Random)
637KHz to 10MHz = 0.76ps (typical)
O
FFSET
F
REQUENCY
(H
Z
)
N
OISE
P
O
WER
dBc
Hz
Phase Noise Result by adding
Fibre Channel Filter to raw data
Raw Phase Noise Data
Fibre Channel Filter
10
100
1k
10k
100k
1M
10M
100M
Integrated
Circuit
Systems, Inc.
8400042AG
www.icst.com/products/hiperclocks.html
REV. A SEPTEMBER 16, 2004
8
ICS840004
F
EMTO
C
LOCKS
TM C
RYSTAL
-
TO
-
LVCMOS/LVTTL F
REQUENCY
S
YNTHESIZER
PRELIMINARY
212.5MHz
RMS Phase Jitter (Random)
637KHz to 10MHz = 0.93ps (typical)
O
FFSET
F
REQUENCY
(H
Z
)
N
OISE
P
O
WER
dBc
Hz
0
-10
-20
-30
-40
-50
-60
-70
-80
-90
-100
-110
-120
-130
-140
-150
-160
-170
-180
-190
Phase Noise Result by adding
Fibre Channel Filter to raw data
Raw Phase Noise Data
Fibre Channel Filter
T
YPICAL
P
HASE
N
OISE
AT
212.5MH
Z
@ 2.5V
10
100
1k
10k
100k
1M
10M
100M
212.5MHz
RMS Phase Jitter (Random)
637KHz to 10MHz = 0.98ps (typical)
O
FFSET
F
REQUENCY
(H
Z
)
N
OISE
P
O
WER
dBc
Hz
0
-10
-20
-30
-40
-50
-60
-70
-80
-90
-100
-110
-120
-130
-140
-150
-160
-170
-180
-190
Phase Noise Result by adding
Fibre Channel Filter to raw data
Raw Phase Noise Data
Fibre Channel Filter
T
YPICAL
P
HASE
N
OISE
AT
212.5MH
Z
@ 3.3V
10
100
1k
10k
100k
1M
10M
100M
Integrated
Circuit
Systems, Inc.
840004AG
www.icst.com/products/hiperclocks.html
REV. A SEPTEMBER 16, 2004
9
ICS840004
F
EMTO
C
LOCKS
TM C
RYSTAL
-
TO
-
LVCMOS/LVTTL F
REQUENCY
S
YNTHESIZER
PRELIMINARY
P
ARAMETER
M
EASUREMENT
I
NFORMATION
Pulse Width
t
PERIOD
t
PW
t
PERIOD
odc =
V
DDO
2
Q0:Q3
RMS P
HASE
J
ITTER
O
UTPUT
S
KEW
3.3V C
ORE
/3.3V O
UTPUT
L
OAD
AC T
EST
C
IRCUIT
SCOPE
Qx
LVCMOS
1.65V5%
-1.65V5%
O
UTPUT
D
UTY
C
YCLE
/P
ULSE
W
IDTH
/P
ERIOD
Clock
Outputs
20%
80%
80%
20%
t
R
t
F
V
DD
,
V
DDA
, V
DDO
GND
Phase Noise Mask
Offset Frequency
f
1
f
2
Phase Noise Plot
RMS Jitter = Area Under the Masked Phase Noise Plot
Noise P
o
w
er
tsk(o)
V
DDO
2
V
DDO
2
Qx
Qy
O
UTPUT
R
ISE
/F
ALL
T
IME
SCOPE
Qx
LVCMOS
2.05V5%
-1.25V5%
V
DD
,
V
DDA
GND
1.25V5%
V
DDO
3.3V C
ORE
/2.5V O
UTPUT
L
OAD
AC T
EST
C
IRCUIT
Integrated
Circuit
Systems, Inc.
8400042AG
www.icst.com/products/hiperclocks.html
REV. A SEPTEMBER 16, 2004
10
ICS840004
F
EMTO
C
LOCKS
TM C
RYSTAL
-
TO
-
LVCMOS/LVTTL F
REQUENCY
S
YNTHESIZER
PRELIMINARY
A
PPLICATION
I
NFORMATION
As in any high speed analog circuitry, the power supply pins
are vulnerable to random noise. The ICS840004 provides sepa-
r a t e p o w e r s u p p l i e s t o i s o l a t e a n y h i g h s w i t c h i n g
noise from the outputs to the internal PLL. V
DD
, V
DDA
, and V
DDO
should be individually connected to the power supply
plane through vias, and bypass capacitors should be
used for each pin. To achieve optimum jitter performance,
power supply isolation is required.
Figure 1 illustrates how
a 10
resistor along with a 10F and a .01F bypass
capacitor should be connected to each V
DDA
.
P
OWER
S
UPPLY
F
ILTERING
T
ECHNIQUES
F
IGURE
1. P
OWER
S
UPPLY
F
ILTERING
10
V
DDA
10
F
.01
F
3.3V
.01
F
V
DD
C
RYSTAL
I
NPUT
I
NTERFACE
The ICS840004 has been characterized with 18pF parallel reso-
nant crystals. The capacitor values shown in
Figure 2 below were
Figure 2. C
RYSTAL
I
NPU
t I
NTERFACE
determined using a 26.5625MHz 18pF parallel resonant crystal and
were chosen to minimize the ppm error.
ICS84332
XTAL_IN
XTAL_OUT
X1
18pF Parallel Cry stal
C2
22p
C1
22p
ICS840004
Integrated
Circuit
Systems, Inc.
840004AG
www.icst.com/products/hiperclocks.html
REV. A SEPTEMBER 16, 2004
11
ICS840004
F
EMTO
C
LOCKS
TM C
RYSTAL
-
TO
-
LVCMOS/LVTTL F
REQUENCY
S
YNTHESIZER
PRELIMINARY
R
ELIABILITY
I
NFORMATION
T
RANSISTOR
C
OUNT
The transistor count for ICS840004 is: TBD
T
ABLE
6.
JA
VS
. A
IR
F
LOW
T
ABLE
FOR
20 L
EAD
TSSOP


JA
by Velocity (Linear Feet per Minute)
0
200
500
Single-Layer PCB, JEDEC Standard Test Boards
114.5C/W
98.0C/W
88.0C/W
Multi-Layer PCB, JEDEC Standard Test Boards
73.2C/W
66.6C/W
63.5C/W
NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs.
R2
10
To Logic
Input
pins
VDDA
C4
0.01u
RD1
Not Install
C3
10uF
3.3V
LVCMOS
LVCMOS
Zo = 50 Ohm
XTAL_OUT
Set Logic
Input to
'1'
Logic Control Input Examples
XTAL_IN
RD2
1K
R3
36
C1
22pF
X1
R4
36
Set Logic
Input to
'0'
3.3V
Zo = 50 Ohm
C6
0.1u
C2
22pF
3.3V
RU1
1K
C5
0.1u
3.3V
3.3V
To Logic
Input
pins
RU2
Not Install
U1
ICS840004
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
20
19
18
17
F_SEL0
nc
nXTAL_SEL
TEST_CLK
OE
MR
nPLL_SEL
VDDA
nc
VDD
XTAL_OUT
XTAL_IN
GND
Q3
Q2
VDDO
F_SEL1
GND
Q0
Q1
L
AYOUT
G
UIDELINE
Figure 3 shows a schematic example of the ICS840004. An
example of LVCMOS termination is shown in this schematic.
Additional LVCMOS termination approaches are shown in the
LVCMOS Termination Application Note. In this example, an 18
pF parallel resonant 26.5625MHz crystal is used. The C1=22pF
F
IGURE
3. ICS840004 S
CHEMATIC
E
XAMPLE
and C2=22pF are recommended for frequency accuracy. For
different board layout, the C1 and C2 may be slightly adjusted
for optimizing frequency accuracy. 1K
pullup or pulldown re-
sistors can be used for the logic control input pins.
Integrated
Circuit
Systems, Inc.
8400042AG
www.icst.com/products/hiperclocks.html
REV. A SEPTEMBER 16, 2004
12
ICS840004
F
EMTO
C
LOCKS
TM C
RYSTAL
-
TO
-
LVCMOS/LVTTL F
REQUENCY
S
YNTHESIZER
PRELIMINARY
P
ACKAGE
O
UTLINE
- G S
UFFIX
FOR
20 L
EAD
TSSOP
T
ABLE
7. P
ACKAGE
D
IMENSIONS
L
O
B
M
Y
S
s
r
e
t
e
m
i
l
l
i
M
N
I
M
X
A
M
N
0
2
A
-
-
0
2
.
1
1
A
5
0
.
0
5
1
.
0
2
A
0
8
.
0
5
0
.
1
b
9
1
.
0
0
3
.
0
c
9
0
.
0
0
2
.
0
D
0
4
.
6
0
6
.
6
E
C
I
S
A
B
0
4
.
6
1
E
0
3
.
4
0
5
.
4
e
C
I
S
A
B
5
6
.
0
L
5
4
.
0
5
7
.
0
0
8
a
a
a
-
-
0
1
.
0
Reference Document: JEDEC Publication 95, MO-153
Integrated
Circuit
Systems, Inc.
840004AG
www.icst.com/products/hiperclocks.html
REV. A SEPTEMBER 16, 2004
13
ICS840004
F
EMTO
C
LOCKS
TM C
RYSTAL
-
TO
-
LVCMOS/LVTTL F
REQUENCY
S
YNTHESIZER
PRELIMINARY
T
ABLE
8. O
RDERING
I
NFORMATION
While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems, Incorporated (ICS) assumes no responsibility for either its use
or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use
in normal commercial and industrial applications. Any other applications such as those requiring high reliability or other extraordinary environmental requirements are not
recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS product
for use in life support devices or critical medical instruments.
The aforementioned trademarks, HiPerClockSTM and F
EMTO
C
LOCKS
TM are a trademark of Integrated Circuit Systems, Inc. or its subsidiaries in the United States and/or other countries.
r
e
b
m
u
N
r
e
d
r
O
/
t
r
a
P
g
n
i
k
r
a
M
e
g
a
k
c
a
P
t
n
u
o
C
e
r
u
t
a
r
e
p
m
e
T
G
A
4
0
0
0
4
8
S
C
I
G
A
4
0
0
0
4
8
S
C
I
P
O
S
S
T
d
a
e
L
0
2
e
b
u
t
r
e
p
2
7
C
0
7
o
t
C
0
T
G
A
4
0
0
0
4
8
S
C
I
G
A
4
0
0
0
4
8
S
C
I
l
e
e
R
d
n
a
e
p
a
T
n
o
P
O
S
S
T
d
a
e
L
0
2
0
0
5
2
C
0
7
o
t
C
0