ChipFind - документация

Электронный компонент: ICS844246AGLFT

Скачать:  PDF   ZIP

Document Outline

844246AM
www.icst.com/products/hiperclocks.html
REV. A SEPTEMBER 29, 2005
1
Integrated
Circuit
Systems, Inc.
ICS844246
F
EMTO
C
LOCKS
TM C
RYSTAL
-
TO
-LVDS
F
REQUENCY
S
YNTHESIZER
W
/I
NTEGRATED
F
ANOUT
B
UFFER
PRELIMINARY
G
ENERAL
D
ESCRIPTION
The ICS844246 is a Crystal-to-LVDS Clock
Synthesizer/Fanout Buffer designed for Fibre
Channel and Gigabit Ethernet applications and
is a member of the HiperClockSTM family of
High Performance Clock Solutions from ICS.
The output frequency can be set using the frequency
s e l e c t p i n s a n d a 2 5 M H z c r y s t a l f o r E t h e r n e t f r e -
quencies, or a 26.5625MHz crystal for a Fibre Channel.
The low phase noise characteristics of the ICS844246
make it an ideal clock for these demanding applications.
B
LOCK
D
IAGRAM
P
IN
A
SSIGNMENT
F
EATURES
Six LVDS outputs
Crystal oscillator interface
Output frequency range: 53.125MHz to 333.3333MHz
Crystal input frequency range: 25MHz to 33.333MHz
RMS phase jitter at 125MHz, using a 25MHz crystal
(1.875MHz to 20MHz): 0.39ps (typical)
Full 3.3V or 3.3V core, 2.5V output supply mode
0C to 70C ambient operating temperature
Industrial temperature information available upon request
Available in both standard and lead-free RoHS-compliant
packages
HiPerClockSTM
ICS
Q0
ICS843246
24-Lead, 300-MIL SOIC
7.5mm x 15.33mm x 2.3mm
body package
M Package
Top View
V
DDO
V
DDO
nQ2
Q2
nQ1
Q1
nQ0
Q0
PLL_BYPASS
V
DDA
V
DD
FB_SEL
1
2
3
4
5
6
7
8
9
10
11
12
Q3
nQ3
Q4
nQ4
Q5
nQ5
N_SEL1
GND
GND
N_SEL0
XTAL_OUT
XTAL_IN
OSC
PLL
Feedback
Divider
Output
Divider
1
0
XTAL_IN
XTAL_OUT
PLL_BYPASS
nQ0
24
23
22
21
20
19
18
17
16
15
14
13
Q1
nQ1
Q2
nQ2
Q3
nQ3
Q4
nQ4
Q5
nQ5
FB_SEL
N_SEL1
N_SEL0
Pullup
Pulldown
Pullup
Pullup
24-Lead TSSOP
4.40mm x 7.8mm x 0.92mm
body package
G Package
Top View
S
ELECT
F
UNCTION
T
ABLE
s
t
u
p
n
I
n
o
i
t
c
n
u
F
L
E
S
_
B
F
1
L
E
S
_
N
0
L
E
S
_
N
e
d
i
v
i
D
M
e
d
i
v
i
D
N
N
/
M
0
0
0
0
2
2
0
1
0
0
1
0
2
4
5
0
1
0
0
2
5
4
0
1
1
0
2
8
5
.
2
1
0
0
4
2
3
8
1
0
1
4
2
4
6
1
1
0
4
2
6
4
1
1
1
4
2
2
1
2
The Preliminary Information presented herein represents a product in prototyping or pre-production. The noted characteristics are based on
initial product characterization. Integrated Circuit Systems, Incorporated (ICS) reserves the right to change any circuitry or specifications
without notice.
844246AM
www.icst.com/products/hiperclocks.html
REV. A SEPTEMBER 29, 2005
2
Integrated
Circuit
Systems, Inc.
ICS844246
F
EMTO
C
LOCKS
TM C
RYSTAL
-
TO
-LVDS
F
REQUENCY
S
YNTHESIZER
W
/I
NTEGRATED
F
ANOUT
B
UFFER
PRELIMINARY
T
ABLE
1. P
IN
D
ESCRIPTIONS
T
ABLE
2. P
IN
C
HARACTERISTICS
l
o
b
m
y
S
r
e
t
e
m
a
r
a
P
s
n
o
i
t
i
d
n
o
C
t
s
e
T
m
u
m
i
n
i
M
l
a
c
i
p
y
T
m
u
m
i
x
a
M
s
t
i
n
U
C
N
I
e
c
n
a
t
i
c
a
p
a
C
t
u
p
n
I
4
F
p
R
P
U
L
L
U
P
r
o
t
s
i
s
e
R
p
u
ll
u
P
t
u
p
n
I
1
5
k
R
N
W
O
D
L
L
U
P
r
o
t
s
i
s
e
R
n
w
o
d
ll
u
P
t
u
p
n
I
1
5
k
r
e
b
m
u
N
e
m
a
N
e
p
y
T
n
o
i
t
p
i
r
c
s
e
D
2
,
1
V
O
D
D
r
e
w
o
P
.
s
n
i
p
y
l
p
p
u
s
t
u
p
t
u
O
4
,
3
2
Q
,
2
Q
n
t
u
p
t
u
O
.
s
l
e
v
e
l
e
c
a
f
r
e
t
n
i
S
D
V
L
.
r
i
a
p
t
u
p
t
u
o
l
a
i
t
n
e
r
e
f
f
i
D
6
,
5
1
Q
,
1
Q
n
t
u
p
t
u
O
.
s
l
e
v
e
l
e
c
a
f
r
e
t
n
i
S
D
V
L
.
r
i
a
p
t
u
p
t
u
o
l
a
i
t
n
e
r
e
f
f
i
D
8
,
7
0
Q
,
0
Q
n
t
u
p
t
u
O
.
s
l
e
v
e
l
e
c
a
f
r
e
t
n
i
S
D
V
L
.
r
i
a
p
t
u
p
t
u
o
l
a
i
t
n
e
r
e
f
f
i
D
9
S
S
A
P
Y
B
_
L
L
P
t
u
p
n
I
p
u
ll
u
P
.
s
r
e
d
i
v
i
d
e
h
t
o
t
t
u
p
n
i
e
h
t
s
a
s
t
u
p
n
i
l
a
t
s
y
r
c
d
n
a
L
L
P
e
h
t
n
e
e
w
t
e
b
s
t
c
e
l
e
S
.
T
U
O
_
L
A
T
X
,
N
I
_
L
A
T
X
s
t
c
e
l
e
s
,
H
G
I
H
n
e
h
W
.
L
L
P
s
t
c
e
l
e
s
,
W
O
L
n
e
h
W
.
s
l
e
v
e
l
e
c
a
f
r
e
t
n
i
L
T
T
V
L
/
S
O
M
C
V
L
0
1
V
A
D
D
r
e
w
o
P
.
n
i
p
y
l
p
p
u
s
g
o
l
a
n
A
1
1
V
D
D
r
e
w
o
P
.
n
i
p
y
l
p
p
u
s
e
r
o
C
2
1
L
E
S
_
B
F
t
u
p
n
I
n
w
o
d
ll
u
P
.
s
l
e
v
e
l
e
c
a
f
r
e
t
n
i
L
T
T
V
L
/
S
O
M
C
V
L
.
n
i
p
t
c
e
l
e
s
y
c
n
e
u
q
e
r
f
k
c
a
b
d
e
e
F
,
3
1
4
1
,
N
I
_
L
A
T
X
T
U
O
_
L
A
T
X
t
u
p
n
I
.
t
u
p
n
i
e
h
t
s
i
N
I
_
L
A
T
X
.
e
c
a
f
r
e
t
n
i
r
o
t
a
ll
i
c
s
o
l
a
t
s
y
r
C
.
t
u
p
t
u
o
e
h
t
s
i
T
U
O
_
L
A
T
X
,
5
1
8
1
0
L
E
S
_
N
1
L
E
S
_
N
t
u
p
n
I
p
u
ll
u
P
.
s
l
e
v
e
l
e
c
a
f
r
e
t
n
i
L
T
T
V
L
/
S
O
M
C
V
L
.
n
i
p
t
c
e
l
e
s
y
c
n
e
u
q
e
r
f
t
u
p
t
u
O
7
1
,
6
1
D
N
G
.
d
n
u
o
r
g
y
l
p
p
u
s
r
e
w
o
P
0
2
,
9
1
5
Q
,
5
Q
n
t
u
p
t
u
O
.
s
l
e
v
e
l
e
c
a
f
r
e
t
n
i
S
D
V
L
.
r
i
a
p
t
u
p
t
u
o
l
a
i
t
n
e
r
e
f
f
i
D
2
2
,
1
2
4
Q
,
4
Q
n
t
u
p
t
u
O
.
s
l
e
v
e
l
e
c
a
f
r
e
t
n
i
S
D
V
L
.
r
i
a
p
t
u
p
t
u
o
l
a
i
t
n
e
r
e
f
f
i
D
4
2
,
3
2
3
Q
,
3
Q
n
t
u
p
t
u
O
.
s
l
e
v
e
l
e
c
a
f
r
e
t
n
i
S
D
V
L
.
r
i
a
p
t
u
p
t
u
o
l
a
i
t
n
e
r
e
f
f
i
D
:
E
T
O
N
p
u
ll
u
P
d
n
a
n
w
o
d
ll
u
P
.
s
e
u
l
a
v
l
a
c
i
p
y
t
r
o
f
,
s
c
i
t
s
i
r
e
t
c
a
r
a
h
C
n
i
P
,
2
e
l
b
a
T
e
e
S
.
s
r
o
t
s
i
s
e
r
t
u
p
n
i
l
a
n
r
e
t
n
i
o
t
r
e
f
e
r
844246AM
www.icst.com/products/hiperclocks.html
REV. A SEPTEMBER 29, 2005
3
Integrated
Circuit
Systems, Inc.
ICS844246
F
EMTO
C
LOCKS
TM C
RYSTAL
-
TO
-LVDS
F
REQUENCY
S
YNTHESIZER
W
/I
NTEGRATED
F
ANOUT
B
UFFER
PRELIMINARY
C
RYSTAL
F
UNCTION
T
ABLE
s
t
u
p
n
I
n
o
i
t
c
n
u
F
)
z
H
M
(
L
A
T
X
L
E
S
_
B
F
1
L
E
S
_
N
0
L
E
S
_
N
M
)
z
H
M
(
O
C
V
N
)
z
H
M
(
t
u
p
t
u
O
5
2
0
0
0
0
2
0
0
5
2
0
5
2
5
2
0
0
1
0
2
0
0
5
4
5
2
1
5
2
0
1
0
0
2
0
0
5
5
0
0
1
5
2
0
1
1
0
2
0
0
5
8
5
.
2
6
5
2
1
0
0
4
2
0
0
6
3
0
0
2
5
2
1
0
1
4
2
0
0
6
4
0
5
1
5
2
1
1
0
4
2
0
0
6
6
0
0
1
5
2
1
1
1
4
2
0
0
6
2
1
0
5
5
2
6
5
.
6
2
0
1
0
0
2
5
2
.
1
3
5
5
5
2
.
6
0
1
5
2
6
5
.
6
2
1
0
0
4
2
5
.
7
3
6
3
5
.
2
1
2
5
2
6
5
.
6
2
1
0
1
4
2
5
.
7
3
6
4
5
7
3
.
9
5
1
5
2
6
5
.
6
2
1
1
0
4
2
5
.
7
3
6
6
5
2
.
6
0
1
5
2
6
5
.
6
2
1
1
1
4
2
5
.
7
3
6
2
1
5
2
1
.
3
5
0
3
0
0
0
0
2
0
0
6
2
0
0
3
0
3
0
0
1
0
2
0
0
6
4
0
5
1
0
3
0
1
0
0
2
0
0
6
5
0
2
1
0
3
0
1
1
0
2
0
0
6
8
5
7
5
2
.
1
3
0
0
0
0
2
5
2
6
2
5
.
2
1
3
5
2
.
1
3
0
0
1
0
2
5
2
6
4
5
2
.
6
5
1
5
2
.
1
3
0
1
0
0
2
5
2
6
5
5
2
1
5
2
.
1
3
0
1
1
0
2
5
2
6
8
5
2
1
.
8
7
3
3
3
3
.
3
3
0
0
0
0
2
7
6
6
6
.
6
6
6
2
3
3
3
3
.
3
3
3
3
3
3
3
.
3
3
0
0
1
0
2
7
6
6
6
.
6
6
6
4
7
6
6
6
.
6
6
1
3
3
3
3
.
3
3
0
1
0
0
2
7
6
6
6
.
6
6
6
5
3
3
3
3
.
3
3
1
3
3
3
3
.
3
3
0
1
1
0
2
7
6
6
6
.
6
6
6
8
3
3
3
3
.
3
8
844246AM
www.icst.com/products/hiperclocks.html
REV. A SEPTEMBER 29, 2005
4
Integrated
Circuit
Systems, Inc.
ICS844246
F
EMTO
C
LOCKS
TM C
RYSTAL
-
TO
-LVDS
F
REQUENCY
S
YNTHESIZER
W
/I
NTEGRATED
F
ANOUT
B
UFFER
PRELIMINARY
T
ABLE
4A. P
OWER
S
UPPLY
DC C
HARACTERISTICS
,
V
DD
= V
DDA
= V
DDO
= 3.3V5%, T
A
= 0C
TO
70C
T
ABLE
4C. LVCMOS / LVTTL DC C
HARACTERISTICS
,
V
DD
= V
DDA
= 3.3V5%, V
DDO
= 3.3V5%
OR
2.5V5%, T
A
= 0C
TO
70C
T
ABLE
4B. P
OWER
S
UPPLY
DC C
HARACTERISTICS
,
V
DD
= V
DDA
= 3.3V5%, V
DDO
= 2.5V5%, T
A
= 0C
TO
70C
A
BSOLUTE
M
AXIMUM
R
ATINGS
Supply Voltage, V
DD
4.6V
Inputs, V
I
-0.5V to V
DD
+ 0.5V
Outputs, I
O
Continuous Current
10mA
Surge Current
15mA
Package Thermal Impedance,
JA
24 Lead SOIC
50C/W (0 lfpm)
24 Lead TSSOP
70C/W (0 mps)
Storage Temperature, T
STG
-65C to 150C
NOTE: Stresses beyond those listed under Absolute
Maximum Ratings may cause permanent damage to the
device. These ratings are stress specifications only. Functional
operation of product at these conditions or any conditions be-
yond those listed in the
DC Characteristics
or
AC Character-
istics
is not implied. Exposure to absolute maximum rating
conditions for extended periods may affect product reliability.
l
o
b
m
y
S
r
e
t
e
m
a
r
a
P
s
n
o
i
t
i
d
n
o
C
t
s
e
T
m
u
m
i
n
i
M
l
a
c
i
p
y
T
m
u
m
i
x
a
M
s
t
i
n
U
V
H
I
e
g
a
t
l
o
V
h
g
i
H
t
u
p
n
I
2
V
D
D
3
.
0
+
V
V
L
I
e
g
a
t
l
o
V
w
o
L
t
u
p
n
I
3
.
0
-
8
.
0
V
I
H
I
t
n
e
r
r
u
C
h
g
i
H
t
u
p
n
I
L
E
S
_
B
F
V
D
D
V
=
N
I
V
5
6
4
.
3
=
0
5
1
A
,
S
S
A
P
Y
B
_
L
L
P
1
L
E
S
_
N
,
0
L
E
S
_
N
V
D
D
V
=
N
I
V
5
6
4
.
3
=
5
A
I
L
I
t
n
e
r
r
u
C
w
o
L
t
u
p
n
I
L
E
S
_
B
F
V
D
D
V
,
V
5
6
4
.
3
=
N
I
V
0
=
5
-
A
,
S
S
A
P
Y
B
_
L
L
P
1
L
E
S
_
N
,
0
L
E
S
_
N
V
D
D
V
,
V
5
6
4
.
3
=
N
I
V
0
=
0
5
1
-
A
l
o
b
m
y
S
r
e
t
e
m
a
r
a
P
s
n
o
i
t
i
d
n
o
C
t
s
e
T
m
u
m
i
n
i
M
l
a
c
i
p
y
T
m
u
m
i
x
a
M
s
t
i
n
U
V
D
D
e
g
a
t
l
o
V
y
l
p
p
u
S
e
r
o
C
5
3
1
.
3
3
.
3
5
6
4
.
3
V
V
A
D
D
e
g
a
t
l
o
V
y
l
p
p
u
S
g
o
l
a
n
A
5
3
1
.
3
3
.
3
5
6
4
.
3
V
V
O
D
D
e
g
a
t
l
o
V
y
l
p
p
u
S
t
u
p
t
u
O
5
3
1
.
3
3
.
3
5
6
4
.
3
V
I
D
D
t
n
e
r
r
u
C
y
l
p
p
u
S
r
e
w
o
P
5
2
1
A
m
I
A
D
D
t
n
e
r
r
u
C
y
l
p
p
u
S
g
o
l
a
n
A
7
A
m
I
O
D
D
t
n
e
r
r
u
C
y
l
p
p
u
S
t
u
p
t
u
O
7
2
1
A
m
l
o
b
m
y
S
r
e
t
e
m
a
r
a
P
s
n
o
i
t
i
d
n
o
C
t
s
e
T
m
u
m
i
n
i
M
l
a
c
i
p
y
T
m
u
m
i
x
a
M
s
t
i
n
U
V
D
D
e
g
a
t
l
o
V
y
l
p
p
u
S
e
r
o
C
5
3
1
.
3
3
.
3
5
6
4
.
3
V
V
A
D
D
e
g
a
t
l
o
V
y
l
p
p
u
S
g
o
l
a
n
A
5
3
1
.
3
3
.
3
5
6
4
.
3
V
V
O
D
D
e
g
a
t
l
o
V
y
l
p
p
u
S
t
u
p
t
u
O
5
7
3
.
2
5
.
2
5
2
6
.
2
V
I
D
D
t
n
e
r
r
u
C
y
l
p
p
u
S
r
e
w
o
P
5
2
1
A
m
I
A
D
D
t
n
e
r
r
u
C
y
l
p
p
u
S
g
o
l
a
n
A
7
A
m
I
O
D
D
t
n
e
r
r
u
C
y
l
p
p
u
S
t
u
p
t
u
O
5
1
1
A
m
844246AM
www.icst.com/products/hiperclocks.html
REV. A SEPTEMBER 29, 2005
5
Integrated
Circuit
Systems, Inc.
ICS844246
F
EMTO
C
LOCKS
TM C
RYSTAL
-
TO
-LVDS
F
REQUENCY
S
YNTHESIZER
W
/I
NTEGRATED
F
ANOUT
B
UFFER
PRELIMINARY
T
ABLE
5. C
RYSTAL
C
HARACTERISTICS
r
e
t
e
m
a
r
a
P
s
n
o
i
t
i
d
n
o
C
t
s
e
T
m
u
m
i
n
i
M
l
a
c
i
p
y
T
m
u
m
i
x
a
M
s
t
i
n
U
n
o
i
t
a
ll
i
c
s
O
f
o
e
d
o
M
l
a
t
n
e
m
a
d
n
u
F
y
c
n
e
u
q
e
r
F
5
2
3
3
3
.
3
3
z
H
M
)
R
S
E
(
e
c
n
a
t
s
i
s
e
R
s
e
i
r
e
S
t
n
e
l
a
v
i
u
q
E
0
5
e
c
n
a
t
i
c
a
p
a
C
t
n
u
h
S
7
F
p
l
e
v
e
L
e
v
i
r
D
1
W
m
.
l
a
t
s
y
r
c
t
n
a
n
o
s
e
r
l
e
ll
a
r
a
p
f
p
8
1
n
a
g
n
i
s
u
d
e
z
i
r
e
t
c
a
r
a
h
C
:
E
T
O
N
T
ABLE
4D. LVDS DC C
HARACTERISTICS
,
V
DD
= V
DDA
= V
DDO
= 3.3V5% T
A
= 0C
TO
70C
T
ABLE
4E. LVDS DC C
HARACTERISTICS
,
V
DD
= V
DDA
= 3.3V5%, V
DDO
= 2.5V5%, T
A
= 0C
TO
70C
l
o
b
m
y
S
r
e
t
e
m
a
r
a
P
s
n
o
i
t
i
d
n
o
C
t
s
e
T
m
u
m
i
n
i
M
l
a
c
i
p
y
T
m
u
m
i
x
a
M
s
t
i
n
U
V
D
O
e
g
a
t
l
o
V
t
u
p
t
u
O
l
a
i
t
n
e
r
e
f
f
i
D
9
7
3
V
m
V
D
O
V
D
O
e
g
n
a
h
C
e
d
u
t
i
n
g
a
M
0
4
V
m
V
S
O
e
g
a
t
l
o
V
t
e
s
f
f
O
4
2
.
1
V
V
S
O
V
S
O
e
g
n
a
h
C
e
d
u
t
i
n
g
a
M
0
5
V
m
l
o
b
m
y
S
r
e
t
e
m
a
r
a
P
s
n
o
i
t
i
d
n
o
C
t
s
e
T
m
u
m
i
n
i
M
l
a
c
i
p
y
T
m
u
m
i
x
a
M
s
t
i
n
U
V
D
O
e
g
a
t
l
o
V
t
u
p
t
u
O
l
a
i
t
n
e
r
e
f
f
i
D
7
8
3
V
m
V
D
O
V
D
O
e
g
n
a
h
C
e
d
u
t
i
n
g
a
M
0
4
V
m
V
S
O
e
g
a
t
l
o
V
t
e
s
f
f
O
9
2
.
1
V
V
S
O
V
S
O
e
g
n
a
h
C
e
d
u
t
i
n
g
a
M
0
5
V
m
.
n
o
i
t
a
m
r
o
f
n
i
t
u
p
t
u
o
r
o
f
n
o
i
t
a
m
r
o
f
n
I
t
n
e
m
e
r
u
s
a
e
M
r
e
t
e
m
a
r
a
P
o
t
r
e
f
e
r
e
s
a
e
l
P
:
E
T
O
N
844246AM
www.icst.com/products/hiperclocks.html
REV. A SEPTEMBER 29, 2005
6
Integrated
Circuit
Systems, Inc.
ICS844246
F
EMTO
C
LOCKS
TM C
RYSTAL
-
TO
-LVDS
F
REQUENCY
S
YNTHESIZER
W
/I
NTEGRATED
F
ANOUT
B
UFFER
PRELIMINARY
T
ABLE
6A. AC C
HARACTERISTICS
,
V
DD
= V
DDA
= V
DDO
= 3.3V5%, T
A
= 0C
TO
70C
T
ABLE
6B. AC C
HARACTERISTICS
,
V
DD
= V
DDA
= 3.3V5%, V
DDO
= 2.5V5%, T
A
= 0C
TO
70C
l
o
b
m
y
S
r
e
t
e
m
a
r
a
P
s
n
o
i
t
i
d
n
o
C
t
s
e
T
m
u
m
i
n
i
M
l
a
c
i
p
y
T
m
u
m
i
x
a
M
s
t
i
n
U
F
T
U
O
y
c
n
e
u
q
e
r
F
t
u
p
t
u
O
5
2
1
.
3
5
3
3
.
3
3
3
z
H
M
t
)
(
t
ij
)
m
o
d
n
a
R
(
r
e
t
t
i
J
e
s
a
h
P
S
M
R
:
e
g
n
a
R
n
o
i
t
a
r
g
e
t
n
I
,
z
H
M
5
2
1
z
H
M
0
2
-
z
H
M
5
7
8
.
1
9
3
.
0
s
p
t
)
o
(
k
s
2
,
1
E
T
O
N
;
w
e
k
S
t
u
p
t
u
O
D
B
T
s
p
t
R
t
/
F
e
m
i
T
ll
a
F
/
e
s
i
R
t
u
p
t
u
O
%
0
8
o
t
%
0
2
5
5
3
s
p
c
d
o
e
l
c
y
C
y
t
u
D
t
u
p
t
u
O
0
5
%
t
K
C
O
L
e
m
i
T
k
c
o
L
L
L
P
1
s
m
.
n
o
i
t
c
e
s
n
o
i
t
a
m
r
o
f
n
I
t
n
e
m
e
r
u
s
a
e
M
r
e
t
e
m
a
r
a
P
e
e
S
.
s
n
o
i
t
i
d
n
o
c
d
a
o
l
l
a
u
q
e
h
t
i
w
d
n
a
e
g
a
t
l
o
v
y
l
p
p
u
s
e
m
a
s
e
h
t
t
a
s
t
u
p
t
u
o
n
e
e
w
t
e
b
w
e
k
s
s
a
d
e
n
i
f
e
D
:
1
E
T
O
N
.
s
t
n
i
o
p
g
n
i
s
s
o
r
c
l
a
i
t
n
e
r
e
f
f
i
d
t
u
p
t
u
o
e
h
t
t
a
d
e
r
u
s
a
e
M
.
5
6
d
r
a
d
n
a
t
S
C
E
D
E
J
h
t
i
w
e
c
n
a
d
r
o
c
c
a
n
i
d
e
n
i
f
e
d
s
i
r
e
t
e
m
a
r
a
p
s
i
h
T
:
2
E
T
O
N
l
o
b
m
y
S
r
e
t
e
m
a
r
a
P
s
n
o
i
t
i
d
n
o
C
t
s
e
T
m
u
m
i
n
i
M
l
a
c
i
p
y
T
m
u
m
i
x
a
M
s
t
i
n
U
F
T
U
O
y
c
n
e
u
q
e
r
F
t
u
p
t
u
O
5
2
1
.
3
5
3
3
.
3
3
3
z
H
M
t
)
(
t
ij
)
m
o
d
n
a
R
(
r
e
t
t
i
J
e
s
a
h
P
S
M
R
:
e
g
n
a
R
n
o
i
t
a
r
g
e
t
n
I
,
z
H
M
5
2
1
z
H
M
0
2
-
z
H
M
5
7
8
.
1
8
3
.
0
s
p
t
)
o
(
k
s
2
,
1
E
T
O
N
;
w
e
k
S
t
u
p
t
u
O
D
B
T
s
p
t
R
t
/
F
e
m
i
T
ll
a
F
/
e
s
i
R
t
u
p
t
u
O
%
0
8
o
t
%
0
2
0
8
3
s
p
c
d
o
e
l
c
y
C
y
t
u
D
t
u
p
t
u
O
0
5
%
t
K
C
O
L
e
m
i
T
k
c
o
L
L
L
P
1
s
m
.
n
o
i
t
c
e
s
n
o
i
t
a
m
r
o
f
n
I
t
n
e
m
e
r
u
s
a
e
M
r
e
t
e
m
a
r
a
P
e
e
S
.
s
n
o
i
t
i
d
n
o
c
d
a
o
l
l
a
u
q
e
h
t
i
w
d
n
a
e
g
a
t
l
o
v
y
l
p
p
u
s
e
m
a
s
e
h
t
t
a
s
t
u
p
t
u
o
n
e
e
w
t
e
b
w
e
k
s
s
a
d
e
n
i
f
e
D
:
1
E
T
O
N
.
s
t
n
i
o
p
g
n
i
s
s
o
r
c
l
a
i
t
n
e
r
e
f
f
i
d
t
u
p
t
u
o
e
h
t
t
a
d
e
r
u
s
a
e
M
.
5
6
d
r
a
d
n
a
t
S
C
E
D
E
J
h
t
i
w
e
c
n
a
d
r
o
c
c
a
n
i
d
e
n
i
f
e
d
s
i
r
e
t
e
m
a
r
a
p
s
i
h
T
:
2
E
T
O
N
844246AM
www.icst.com/products/hiperclocks.html
REV. A SEPTEMBER 29, 2005
7
Integrated
Circuit
Systems, Inc.
ICS844246
F
EMTO
C
LOCKS
TM C
RYSTAL
-
TO
-LVDS
F
REQUENCY
S
YNTHESIZER
W
/I
NTEGRATED
F
ANOUT
B
UFFER
PRELIMINARY
T
YPICAL
P
HASE
N
OISE
AT
125MH
Z
@ 3.3V
0
-10
-20
-30
-40
-50
-60
-70
-80
-90
-100
-110
-120
-130
-140
-150
-160
-170
-180
-190
125MHz
RMS Phase Jitter (Random)
1.875MHz to 20MHz = 0.39ps (typical)
O
FFSET
F
REQUENCY
(H
Z
)
N
OISE
P
OWER
dBc
Hz
1k
10k
100k
1M
10M
100M
Gb Ethernet Filter
Raw Phase Noise Data
Phase Noise Result by adding
Gb Ethernet Filter to raw data
844246AM
www.icst.com/products/hiperclocks.html
REV. A SEPTEMBER 29, 2005
7
Integrated
Circuit
Systems, Inc.
ICS844246
F
EMTO
C
LOCKS
TM C
RYSTAL
-
TO
-LVDS
F
REQUENCY
S
YNTHESIZER
W
/I
NTEGRATED
F
ANOUT
B
UFFER
PRELIMINARY
P
ARAMETER
M
EASUREMENT
I
NFORMATION
3.3V/2.5V O
UTPUT
L
OAD
AC T
EST
C
IRCUIT
O
UTPUT
R
ISE
/F
ALL
T
IME
Clock
Outputs
20%
80%
80%
20%
t
R
t
F
V
SW I N G
t
PW
t
PERIOD
t
PW
t
PERIOD
odc =
x 100%
nQ0:nQ5
Q0:Q5
t
sk(o)
nQx
Qx
nQy
Qy
3.3V O
UTPUT
L
OAD
AC T
EST
C
IRCUIT
O
UTPUT
D
UTY
C
YCLE
/P
ULSE
W
IDTH
/P
ERIOD
O
UTPUT
S
KEW
Qx
nQx
3.3V
2.5V
Float GND
+ +
POWER
SUPPLY
SCOPE
LVDS
SCOPE
Qx
nQx
LVDS
3.3V5%
POWER SUPPLY
+
-
Float GND
out
out
LVDS
DC Input
V
OS
/
V
OS
V
DD
O
FFSET
V
OLTAGE
S
ETUP
D
IFFERENTIAL
O
UTPUT
V
OLTAGE
S
ETUP
100
out
out
LVDS
DC Input
V
OD
/
V
OD
V
DD
844246AM
www.icst.com/products/hiperclocks.html
REV. A SEPTEMBER 29, 2005
8
Integrated
Circuit
Systems, Inc.
ICS844246
F
EMTO
C
LOCKS
TM C
RYSTAL
-
TO
-LVDS
F
REQUENCY
S
YNTHESIZER
W
/I
NTEGRATED
F
ANOUT
B
UFFER
PRELIMINARY
As in any high speed analog circuitry, the power supply pins
are vulnerable to random noise. The ICS844246 provides
separate power supplies to isolate any high switching
noise from the outputs to the internal PLL. V
DD
, V
DDA
and
V
DDO
should be individually connected to the power supply
plane through vias, and bypass capacitors should be used
for each pin. To achieve optimum jitter performance, power
supply isolation is required.
Figure 1
illustrates how a 10
resistor along with a 10
F and a .01F bypass capacitor
should be connected to each V
DDA
pin. The 10
resistor
can also be replaced by a ferrite bead.
P
OWER
S
UPPLY
F
ILTERING
T
ECHNIQUES
F
IGURE
1. P
OWER
S
UPPLY
F
ILTERING
10
V
DDA
10
F
.01
F
3.3V
.01
F
V
DD
A
PPLICATION
I
NFORMATION
C
RYSTAL
I
NPUT
I
NTERFACE
The ICS844246 has been characterized with 18pF parallel
resonant crystals. The capacitor values shown in
Figure 2
Figure 2. C
RYSTAL
I
NPU
t I
NTERFACE
below were determined using an 18pF parallel resonant
crystal and were chosen to minimize the ppm error.
C1
22p
X1
18pF Parallel Crystal
C2
22p
XTAL_OUT
XTAL_IN
844246AM
www.icst.com/products/hiperclocks.html
REV. A SEPTEMBER 29, 2005
9
Integrated
Circuit
Systems, Inc.
ICS844246
F
EMTO
C
LOCKS
TM C
RYSTAL
-
TO
-LVDS
F
REQUENCY
S
YNTHESIZER
W
/I
NTEGRATED
F
ANOUT
B
UFFER
PRELIMINARY
3.3V, 2.5V LVDS D
RIVER
T
ERMINATION
A general LVDS interface is shown in
Figure 3.
In a 100
differential transmission line environment, LVDS drivers
F
IGURE
3. T
YPICAL
LVDS D
RIVER
T
ERMINATION
require a matched load termination of 100
across near
the receiver input.
I
NPUTS
:
LVCMOS C
ONTROL
P
INS
:
All control pins have internal pull-ups or pull-downs; additional
resistance is not required but can be added for additional
protection. A 1k
resistor can be used.
R
ECOMMENDATIONS
FOR
U
NUSED
I
NPUT
AND
O
UTPUT
P
INS
O
UTPUTS
:
LVDS
All unused LVDS output pairs can be either left floating or
terminated with 100
across. If they are left floating, we
recommend that there is no trace attached.
2.5V or 3.3V
+
-
VDD
100 Ohm Differential Transmission Line
R1
100
LVDS_Driv er
844246AM
www.icst.com/products/hiperclocks.html
REV. A SEPTEMBER 29, 2005
10
Integrated
Circuit
Systems, Inc.
ICS844246
F
EMTO
C
LOCKS
TM C
RYSTAL
-
TO
-LVDS
F
REQUENCY
S
YNTHESIZER
W
/I
NTEGRATED
F
ANOUT
B
UFFER
PRELIMINARY
R
ELIABILITY
I
NFORMATION
T
RANSISTOR
C
OUNT
The transistor count for ICS844246 is: 3887
T
ABLE
7A.
JA
VS
. A
IR
F
LOW
T
ABLE
FOR
24 L
EAD
S
OIC


JA
by Velocity (Linear Feet per Minute)
0
200
500
Multi-Layer PCB, JEDEC Standard Test Boards
50C/W
43C/W
38C/W
NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs.
T
ABLE
7B.
JA
VS
. A
IR
F
LOW
T
ABLE
FOR
24 L
EAD
TSSOP


JA
by Velocity (Meters per Second)
0
1
2.5
Multi-Layer PCB, JEDEC Standard Test Boards
70C/W
65C/W
62C/W
844246AM
www.icst.com/products/hiperclocks.html
REV. A SEPTEMBER 29, 2005
11
Integrated
Circuit
Systems, Inc.
ICS844246
F
EMTO
C
LOCKS
TM C
RYSTAL
-
TO
-LVDS
F
REQUENCY
S
YNTHESIZER
W
/I
NTEGRATED
F
ANOUT
B
UFFER
PRELIMINARY
P
ACKAGE
O
UTLINE
- M S
UFFIX
FOR
24 L
EAD
SOIC
T
ABLE
8A. P
ACKAGE
D
IMENSIONS
Reference Document: JEDEC Publication 95, MS-013, MO-119
L
O
B
M
Y
S
s
r
e
t
e
m
i
l
l
i
M
m
u
m
i
n
i
M
m
u
m
i
x
a
M
N
4
2
A
-
-
5
6
.
2
1
A
0
1
.
0
-
-
2
A
5
0
.
2
5
5
.
2
B
3
3
.
0
1
5
.
0
C
8
1
.
0
2
3
.
0
D
0
2
.
5
1
5
8
.
5
1
E
0
4
.
7
0
6
.
7
e
C
I
S
A
B
7
2
.
1
H
0
0
.
0
1
5
6
.
0
1
h
5
2
.
0
5
7
.
0
L
0
4
.
0
7
2
.
1
0
8
P
ACKAGE
O
UTLINE
- G S
UFFIX
FOR
24 L
EAD
TSSOP
T
ABLE
8B. P
ACKAGE
D
IMENSIONS
Reference Document: JEDEC Publication 95, MO-153
L
O
B
M
Y
S
s
r
e
t
e
m
i
l
l
i
M
m
u
m
i
n
i
M
m
u
m
i
x
a
M
N
4
2
A
-
-
0
2
.
1
1
A
5
0
.
0
5
1
.
0
2
A
0
8
.
0
5
0
.
1
b
9
1
.
0
0
3
.
0
c
9
0
.
0
0
2
.
0
D
0
7
.
7
0
9
.
7
E
C
I
S
A
B
0
4
.
6
1
E
0
3
.
4
0
5
.
4
e
C
I
S
A
B
5
6
.
0
L
5
4
.
0
5
7
.
0
0
8
a
a
a
-
-
0
1
.
0
844246AM
www.icst.com/products/hiperclocks.html
REV. A SEPTEMBER 29, 2005
12
Integrated
Circuit
Systems, Inc.
ICS844246
F
EMTO
C
LOCKS
TM C
RYSTAL
-
TO
-LVDS
F
REQUENCY
S
YNTHESIZER
W
/I
NTEGRATED
F
ANOUT
B
UFFER
PRELIMINARY
T
ABLE
9. O
RDERING
I
NFORMATION
While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems, Incorporated (ICS) assumes no responsibility for either its use
or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use
in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are
not recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does not authorize or warrant any ICS
product for use in life support devices or critical medical instruments.
The aforementioned trademarks, HiPerClockS and F
EMTO
C
LOCKS
are trademarks of Integrated Circuit Systems, Inc. or its subsidiaries in the United States and/or other countries.
r
e
b
m
u
N
r
e
d
r
O
/
t
r
a
P
g
n
i
k
r
a
M
e
g
a
k
c
a
P
g
n
i
g
a
k
c
a
P
g
n
i
p
p
i
h
S
e
r
u
t
a
r
e
p
m
e
T
M
A
6
4
2
4
4
8
S
C
I
D
B
T
C
I
O
S
d
a
e
L
4
2
e
b
u
t
C
0
7
o
t
C
0
T
M
A
6
4
2
4
4
8
S
C
I
D
B
T
C
I
O
S
d
a
e
L
4
2
l
e
e
r
&
e
p
a
t
0
0
0
1
C
0
7
o
t
C
0
F
L
M
A
6
4
2
4
4
8
S
C
I
D
B
T
C
I
O
S
"
e
e
r
F
-
d
a
e
L
"
d
a
e
L
4
2
e
b
u
t
C
0
7
o
t
C
0
T
F
L
M
A
6
4
2
4
4
8
S
C
I
D
B
T
C
I
O
S
"
e
e
r
F
-
d
a
e
L
"
d
a
e
L
4
2
l
e
e
r
&
e
p
a
t
0
0
0
1
C
0
7
o
t
C
0
G
A
6
4
2
4
4
8
S
C
I
G
A
6
4
2
4
4
8
S
C
I
P
O
S
S
T
d
a
e
L
4
2
e
b
u
t
C
0
7
o
t
C
0
T
G
A
6
4
2
4
4
8
S
C
I
G
A
6
4
2
4
4
8
S
C
I
P
O
S
S
T
d
a
e
L
4
2
l
e
e
r
&
e
p
a
t
0
0
5
2
C
0
7
o
t
C
0
F
L
G
A
6
4
2
4
4
8
S
C
I
D
B
T
P
O
S
S
T
"
e
e
r
F
-
d
a
e
L
"
d
a
e
L
4
2
e
b
u
t
C
0
7
o
t
C
0
T
F
L
G
A
6
4
2
4
4
8
S
C
I
D
B
T
P
O
S
S
T
"
e
e
r
F
-
d
a
e
L
"
d
a
e
L
4
2
l
e
e
r
&
e
p
a
t
0
0
5
2
C
0
7
o
t
C
0
.
t
n
a
il
p
m
o
c
S
H
o
R
e
r
a
d
n
a
n
o
i
t
a
r
u
g
i
f
n
o
c
e
e
r
F
-
b
P
e
h
t
e
r
a
r
e
b
m
u
n
t
r
a
p
e
h
t
o
t
x
i
f
f
u
s
"
F
L
"
n
a
h
t
i
w
d
e
r
e
d
r
o
e
r
a
t
a
h
t
s
t
r
a
P
:
E
T
O
N