ChipFind - документация

Электронный компонент: 72V70800

Скачать:  PDF   ZIP
1
2003 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
DSC-5709/4
MARCH 2003
3.3 VOLT TIME SLOT INTERCHANGE
DIGITAL SWITCH
512 x 512
IDT72V70800
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. The ST-BUS
is a trademark of Mitel Corp.
FUNCTIONAL BLOCK DIAGRAM
RX0
RX1
RX2
RX3
ODE
F0i
V
CC
CS
DS/
RD
R/
W/
WR
A0-A7
GND
DTA D8-D15/
AD0-AD7
TX0
TX1
TX2
TX3
AS/
ALE
IM
CLK
FE/
HCLK
WFPS
RESET
5709 drw01
Receive
Serial Data
Streams
Output
MUX
Loopback
Data Memory
Internal
Registers
Microprocessor Interface
Timing Unit
Connection
Memory
Transmit
Serial Data
Streams
FEATURES:
512 x 512 channel non-blocking switching at 8.192 Mb/s
Per-channel variable or constant throughput delay
Automatic identification of ST-BUS
/GCI interfaces
Accepts 4 Serial Data Streams of 8.192 Mb/s
Automatic frame offset delay measurement
Per-stream frame delay offset programming
Per-channel high impedance output control
Per-channel Processor Mode
Control interface compatible to Intel/Motorola CPUs
Connection memory block programming
Available in 64-pin Thin Plastic Quad Flatpack (TQFP) and
64-pin Small Thin Quad Flatpack (STQFP)
3.3V Power Supply
Operating Temperature Range -40


C to +85C




3.3V I/O with 5V Tolerant Inputs
DESCRIPTION:
The IDT72V70800 is a non-blocking digital switch that has a capacity of
512 x 512 channels at a serial bit rate of 8.192 Mb/s. Some of the main features
are: programmable stream and channel control, Processor Mode, input offset
delay and high-impedance output control.
Per-stream input delay control is provided for managing large multi-chip
switches that transport both voice channel and concatenated data channels. In
addition, input streams can be individually calibrated for input frame offset.
2
COMMERCIAL TEMPERATURE RANGE
IDT72V70800 3.3V TIME SLOT INTERCHANGE
DIGITAL SWITCH 512 x 512
PIN CONFIGURATION
TQFP: 0.80 pitch, 14mm x 14mm (PN64-1, order code: PF)
STQFP: 0.50 pitch, 10mm x 10mm (PP64-1, order code: TF)
TOP VIEW
NOTES:
1. DNC - Do Not Connect
2. All I/O pins are 5V tolerant.
3. IC - Internal Connection, tie to Ground for normal operation.
PIN 1
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
VCC
GND
IC
IC
IC
IC
TX3
TX2
TX1
TX0
GND
DNC
DTA
D15
D14
ODE
D13
D12
D11
D10
D9
D8
GND
VCC
AD7
AD6
AD5
AD4
AD3
AD2
AD1
AD0
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
GND
RX0
RX1
RX2
RX3
IC
IC
IC
IC
F0i
FE/HCLK
GND
CLK
VCC
DNC
DNC
RESET
WFPS
A0
A1
A2
A3
A4
A5
A6
A7
DS/
RD
CS
AS/ALE
IM
GND
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
5709 drw02
R/
W
/
RW
64
63
62
61
60
59
58
57
56
55
54
53
52
51
50
49
3
IDT72V70800 3.3V TIME SLOT INTERCHANGE
DIGITAL SWITCH 512 x 512
COMMERCIAL TEMPERATURE RANGE
PIN DESCRIPTION
SYMBOL
NAME
I/O
DESCRIPTION
GND
Ground.
Ground Rail.
Vcc
Vcc
+3.3 Volt Power Supply.
TX0-3
TX Output 0 to 3
O
Serial data output stream. These streams have a data rate of 8.192 Mb/s.
(Three-state Outputs)
RX0-3
RX Input 0 to 3
I
Serial data input stream. These streams have a data rate of 8.192 Mb/s.
F0i
Frame Pulse
I
When the WFPS pin is LOW, this input accepts and automatically identifies frame synchronization signals formatted
according to ST-BUS
and GCI specifications. When the WFPS pin is HIGH, this pin accepts a negative frame
pulse which conforms to WFPS formats.
FE/HCLK Frame Evaluation/
I
When the WFPS pin is LOW, this pin is the frame measurement input. When the WFPS pin is HIGH, the HCLK
HCLK Clock
(4.096 MHz clock) is required for frame alignment in the wide frame pulse (WFP) mode.
CLK
Clock
I
Serial clock for shifting data in/out on the serial streams (RX/TX 0-3). This input accepts a 16.384 MHz clock.
RESET
Device Reset
I
This input (active LOW) puts the IDT72V70800 in its reset state that clears the device internal counters, registers
(Schmitt Trigger Input)
and brings TX0-3 and microport data outputs to a high-impedance state. The time constant for a power
up reset circuit must be a minimum of five times the rise time of the power supply. In normal operation, the
RESET pin must be held LOW for a minimum of 100ns to reset the device.
WFPS
Wide Frame
I
When 1, enables the wide frame pulse (WFP) Frame Alignment interface. When 0, the device operates in
Pulse Select
ST-BUS
/GCI mode.
A0-7
Address 0-7
I
When non-multiplexed CPU bus operation is selected, these lines provide the A0-A7 address lines to the internal
memories.
DS/
RD
Data Strobe/Read
I
For Motorola multiplexed bus operation, this input is DS. This active HIGH DS input works in conjunction with
CS
to enable the read and write operations. For Motorola non-multiplexed CPU bus operation, this input is DS. This
active LOW input works in conjunction with
CS to enable the read and write operations. For Intel multiplexed bus
operation, this input is
RD. This active LOW input sets the data bus lines (AD0-7, D8-15) as outputs.
R/
W / WR Read/Write / Write
I
In the cases of Motorola non-multiplexed and multiplexed bus operations, this input is R/
W. This input controls
the direction of the data bus lines (AD0-7, D8-15) during a microprocessor access. For Intel multiplexed bus
operation, this input is
WR. This active LOW input is used with RD to control the data bus (AD0-7) lines as inputs.
CS
Chip Select
I
Active LOW input used by a microprocessor to activate the microprocessor port of IDT72V70800.
AS/ALE
Address Strobe or
I
This input is used if multiplexed bus operation is selected via the IM input pin. For Motorola non-multiplexed
Latch Enable
bus operation, connect this pin to ground.
IM
CPU Interface Mode
I
When IM is HIGH, the microprocessor port is in the multiplexed mode. When IM is LOW, the microprocessor
port is in non-multiplexed mode.
AD0-7
Address/Data Bus 0 to 7 I/O
These pins are the eight least significant data bits of the microprocessor port. In multiplexed mode, these pins
are also the input address bits of the microprocessor port.
D8-15
Data Bus 8-15
I/O
These pins are the eight most significant data bits of the microprocessor port.
DTA
Data Transfer
O
This active LOW output signal indicates that a data bus transfer is complete. When the bus cycle ends, this pin
Acknowledgment
drives HIGH and then goes high-impedance, allowing for faster bus cycles with a weaker pull-up resistor. A
pull-up resistor is required to hold a HIGH level when the pin is in high-impedance.
ODE
Output Drive Enable
I
This is the output enable control for the TX0 to TX3 serial outputs. When ODE input is LOW and the OSB
bit of the IMS register is LOW, TX0-3 are in a high-impedance state. If this input is HIGH, the TX0-3
output drivers are enabled. However, each channel may still be put into a high-impedance state by using
the per channel control bit in the connection memory.
4
COMMERCIAL TEMPERATURE RANGE
IDT72V70800 3.3V TIME SLOT INTERCHANGE
DIGITAL SWITCH 512 x 512
FUNCTIONAL DESCRIPTION
The IDT72V70800 is capable of switching up to 512 x 512, 64 Kbit/s PCM
or N x 64 Kbit/s channel data. The device maintains frame integrity in data
applications and minimum throughput delay for voice applications on a per
channel basis.
The serial input streams of the IDT72V70800 have a bit rate of 8.192 Mb/s
and are arranged in 125ms wide frames, which contain 128 channels. The data
rates on input and output streams are identical.
In Processor Mode, the microprocessor can access input and output time-
slots on a per channel basis allowing for transfer of control and status information.
The IDT72V70800 automatically identifies the polarity of the frame synchroni-
zation input signal and configures the serial streams to either ST-BUS
or GCI
formats.
With the variety of different microprocessor interfaces, IDT72V70800 has
provided an Input Mode pin (IM) to help integrate the device into different
microprocessor based environments: Non-multiplexed or Multiplexed. These
interfaces provide compatibility with multiplexed and Motorola non-multiplexed
buses. The device can also resolve different control signals eliminating the use
of glue logic necessary to convert the signals (R/
W/WR, DS/RD, AS/ALE).
The frame offset calibration function allows users to measure the frame offset
delay using a frame evaluation pin (FE). The input offset delay can be
programmed for individual streams using internal frame input offset registers, see
Table 8.
The internal loopback allows the TX output data to be looped around to the
RX inputs for diagnostic purposes.
A functional Block Diagram of the IDT72V70800 is shown in Figure 1.
DATA AND CONNECTION MEMORY
The received serial data is converted to parallel format by internal serial-
to-parallel converters and stored sequentially in the data memory. The 8 KHz
input frame pulse (
F0i) is used to generate channel and frame boundaries of
the input serial data. Depending on the interface mode select (IMS) register,
the usable data memory may be as large as 512 bytes.
Data to be output on the serial streams (TX0-3) may come from either the
data memory or connection memory. For data output from data memory
(connection mode), addresses in the connection memory are used. For data
to be output from connection memory, the connection memory control bits must
set the particular TX output in Processor Mode. One time-slot before the data
is to be output, data from either connection memory or data memory is read
internally. This allows enough time for memory access and parallel-to-serial
conversion.
CONNECTION AND PROCESSOR MODES
In the Connection Mode, the addresses of the input source data for all output
channels are stored in the connection memory. The connection memory is
mapped in such a way that each location corresponds to an output channel on
the output streams. For details on the use of the source address data (CAB and
SAB bits), see Table 10. Once the source address bits are programmed by the
microprocessor, the contents of the data memory at the selected address are
transferred to the parallel-to-serial converters and then onto a TX output stream.
By having the each location in the connection memory specify an input
channel, multiple outputs can specify the same input address. This can be a
powerful tool used for broadcasting data.
In Processor Mode, the microprocessor writes data to the connection
memory. Each location in the connection memory corresponds to a particular
output stream and channel number and is transferred directly to the parallel-to-
serial converter one time-slot before it is to be output. This data will be output
on the TX streams in every frame until the data is changed by the microprocessor.
As the IDT72V70800 can be used in a wide variety of applications, the device
also has memory locations to control the outputs based on operating mode.
Specifically, the IDT72V70800 provides five per-channel control bits for the
following functions: processor or connection mode, constant or variable delay,
enables/three-state the TX output drivers and enables/disable the loopback
function. In addition, one of these bits allows the user to control the CCO output.
If an output channel is set to a high-impedance state through the connection
memory, the TX output will be in a high-impedance state for the duration of that
channel. In addition to the per-channel control, all channels on the ST-BUS
outputs can be placed in a high impedance state by either pulling the ODE input
pin low or programming the Output Stand-By (OSB) bit in the interface mode
selection register. This action overrides the per-channel programming in the
connection memory bits.
The connection memory data can be accessed via the microprocessor
interface. The addressing of the devices internal registers, data and connection
memories is performed through the address input pins and the Memory Select
(MS) bit of the control register. For details on device addressing, see Software
Control and Control Register bits description (Table 3 and 5).
SERIAL DATA INTERFACE TIMING
The master clock frequency must always be twice the data rate. For serial
data rates of 8.192 Mb/s, the master clock (CLK) must be 16.384 MHz. The input
and output stream data rates will always be identical.
The IDT72V70800 provides two different interface timing modes ST-BUS
/
GCI and WFP (wide frame pulse). If the WFPS pin is high, the IDT72V70800
is in the wide frame pulse (WFP) frame alignment mode.
In ST-BUS
/GCI mode, the input 8 KHz frame pulse can be in either
ST-BUS
or GCI format. The IDT72V70800 automatically detects the presence
of an input frame pulse and identifies it as either ST-BUS
or GCI. In ST-BUS
format, every second falling edge of the master clock marks a bit boundary and
the data is clocked in on the rising edge of CLK, three quarters of the way into
the bit cell, see Figure 7. In GCI format, every second rising edge of the master
clock marks the bit boundary and data is clocked in on the falling edge of CLK
at three quarters of the way into the bit cell, see Figure 8.
WIDE FRAME PULSE (WFP) FRAME ALIGNMENT TIMING
When the device is in WFP frame alignment mode, the CLK input must be
at 16.384 MHz, the FE/HCLK input is 4.096 MHz and the 8 KHz frame pulse
is in ST-BUS
format. The timing relationship between CLK, HCLK and the frame
pulse is shown in Figure 9.
When WFPS pin is high, the frame alignment evaluation feature is disabled.
However, the frame input offset registers may still be programmed to compensate
for the varying frame delays on the serial input streams.
INPUT FRAME OFFSET SELECTION
Input frame offset selection allows the channel alignment of individual input
streams to be offset with respect to the output stream channel alignment (i.e.
F0i).
Although all input data comes in at the same speed, delays can be caused by
variable path serial backplanes and variable path lengths which may be
implemented in large centralized and distributed switching systems. Because
data is often delayed, this feature is useful in compensating for the skew between
clocks.
Each input stream can have its own delay offset value by programming the
frame input offset registers (FOR). The maximum allowable skew is +4.5 master
5
IDT72V70800 3.3V TIME SLOT INTERCHANGE
DIGITAL SWITCH 512 x 512
COMMERCIAL TEMPERATURE RANGE
clock (CLK) periods forward with resolution of clock period. The output frame
offset cannot be offset or adjusted. See Figure 5, Table 8 and 9 for delay offset
programming.
SERIAL INPUT FRAME ALIGNMENT EVALUATION
The IDT72V70800 provides the frame evaluation (FE) input to determine
different data input delays with respect to the frame pulse
F0i.
A measurement cycle is started by setting the start frame evaluation (SFE)
bit low for at least one frame. When the SFE bit in the IMS register is changed
from low to high, the evaluation starts. Two frames later, the complete frame
evaluation (CFE) bit of the frame alignment register (FAR) changes from low
to high to signal that a valid offset measurement is ready to be read from bits 0
to 11 of the FAR register. The SFE bit must be set to zero before a new
measurement cycle started.
In ST-BUS
mode, the falling edge of the frame measurement signal (FE)
is evaluated against the falling edge of the ST-BUS
frame pulse. In GCI mode,
the rising edge of FE is evaluated against the rising edge of the GCI frame pulse.
See Table 7 & Figure 4 for the description of the frame alignment register.
This feature is not available when the WFP Frame Alignment mode is
enabled (i.e., when the WFPS pin is connected to VCC).
MEMORY BLOCK PROGRAMMING
The IDT72V70800 provides users with the capability of initializing the entire
connection memory block in two frames. To set bits 11 to 15 of every connection
memory location, first program the desired pattern in bits 5 to 9 of the IMS register.
The block programming mode is enabled by setting the memory block
program (MBP) bit of the control register high. When the block programming
enable (BPE) bit of the IMS register is set to high, the block programming data
will be loaded into the bits 11 to 15 of every connection memory location. The
other connection memory bits (bit 0 to bit 10) are loaded with zeros. When the
memory block programming is complete, the device resets the BPE bit to zero.
LOOPBACK CONTROL
The loopback control (LPBK) bit of each connection memory location allows
the TX output data to be looped backed internally to the RX input for diagnostic
purposes.
If the LPBK bit is high, the associated TX output channel data is internally
looped back to the RX input channel (i.e., data from TX n channel m routes to
the RX n channel m internally); if the LPBK bit is low, the loopback feature is
disabled. For proper per-channel loopback operation, the contents of frame
delay offset registers must be set to zero.
DELAY THROUGH THE IDT72V70800
The switching of information from the input serial streams to the output serial
streams results in a throughput delay. The device can be programmed to
perform time-slot interchange functions with different throughput delay capabili-
ties on the per-channel basis. For voice applications, variable throughput delay
is best as it ensures minimum delay between input and output data. In wideband
data applications, constant throughput delay is best as the frame integrity of the
information is maintained through the switch.
The delay through the device varies according to the type of throughput
delay selected in the
V/C bit of the connection memory.
VARIABLE DELAY MODE (
V/C BIT = 0)
In this mode, the delay is dependent only on the combination of source and
destination channels and is independent of input and output streams. The
minimum delay achievable in the IDT72V70800 is three time-slots. If the input
channel data is switched to the same output channel (channel n, frame p), it will
be output in the following frame (channel n, frame p+1). The same is true if input
channel n is switched to output channel n+1 or n+2. If the input channel n is
switched to output channel n+3, n+4,..., the new output data will appear in the
same frame. Table 1 shows the possible delays for the IDT72V70800 in the
variable delay mode.
CONSTANT DELAY MODE (
V/C BIT = 1)
In this mode, frame integrity is maintained in all switching configurations by
making use of a multiple data memory buffer. Input channel data is written into
the data memory buffers during frame n will be read out during frame n+2. In
the IDT72V70800, the minimum throughput delay achievable in the constant
delay mode will be one frame. See Table 2 for possible delays in constant delay
mode.
MICROPROCESSOR INTERFACE
The IDT72V70800 provides a parallel microprocessor interface for multi-
plexed or non-multiplexed bus structures. This interface is compatible with
Motorola non-multiplexed and multiplexed buses.
If the IM pin is low a Motorola non-multiplexed bus should be connected to
the device. If the IM pin is high, the device monitors the AS/ALE and DS/
RD to
determine what mode the IDT72V70800 should operate in.
If DS/
RD is low at the rising edge of AS/ALE, then the mode 1 multiplexed
timing is selected. If DS/
RD is high at the rising edge of AS/ALE, then the mode
2 multiplexed bus timing is selected.
For multiplexed operation, the required signals are the 8-bit data and
address (AD0-AD7), 8-bit Data (D8-D15), Address strobe/Address latch
enable (AS/ ALE), Data strobe/Read (DS/
RD), Read/Write /Write (R/W / WR),
Chip select (
CS) and Data transfer acknowledge (DTA). See Figure 12 and
Figure 13 for multiplexed parallel microport timing.
For the Motorola non-multiplexed bus, the required signals are the 16-bit
data bus (AD0-AD7, D8-D15), 8-bit address bus (A0-A7) and 4 control lines
(
CS, DS, R/W and DTA). See Figure 14 and 15 for Motorola non-multiplexed
microport timing.
The IDT72V70800 microport provides access to the internal registers,
connection and data memories. All locations provide read/write access except
for the data memory and the frame alignment register which are read only.
MEMORY MAPPING
The address bus on the microprocessor interface selects the internal
registers and memories of the IDT72V70800.
If the A7 address input is low, then A6 through A0 are used to address the
interface mode selection (IMS), control (CR), frame alignment (FAR) and frame
input offset (FOR) registers (Table 4). If the A7 is high, then A6 through A0 are
used to select 128 locations corresponding to data rate of the ST-BUS
. The
address input lines and the stream address bits (STA) of the control register allow
access to the entire data and connection memories. The control and IMS
registers together control all the major functions of the device, see Figure 3.
As explained in the Serial Data Interface Timing and Switching Configura-
tions sections, after system power-up, the IMS register should be programmed
immediately to establish the desired switching configuration.
The data in the control register consists of the memory block programming
bit (MBP), the memory select bit (MS) and the stream address bits (STA). As
explained in the Memory Block Programming section, the MBP bit allows the
entire connection memory block to be programmed. The memory select bit is
6
COMMERCIAL TEMPERATURE RANGE
IDT72V70800 3.3V TIME SLOT INTERCHANGE
DIGITAL SWITCH 512 x 512
Connection Memory
10000001
10000010
Data Memory
0
0
0
0
1
1
1
0
2
1
1
3
Stream
Control Register
CR
b
7
5709 drw03
10000000
The Control Register is only accessed when A7-A0
are all zeroed. When A7 =1, up to 128 bytes are
randomly accessable via A0-A6 at any one instant.
Of which stream these bytes (channels) are accessed
is determined by the state of CRb1 -CRb0.
CR
b
6
CR
b
5
CR
b
4
CR
b
3
CR
b
2
CR
b
1
CR
b
0
CR
b
1
CR
b
0
0
1
CR
b
4
11111111
External Address Bits A7-A0
Channel 0
Channel 1
Channel 2
Channel 0
Channel 1
Channel 2
Channel 0
Channel 1
Channel 2
Channel 0
Channel 1
Channel 2
Channel 127
Channel 127
Channel 127
Channel 127
Figure 3. Addressing Internal Memories
used to designate the connection memory or the data Memory. The stream
address bits select internal memory subsections corresponding to input or output
serial streams.
The data in the IMS register consists of block programming bits (BPD0-
BPD4), block programming enable bit (BPE), output stand by bit (OSB) and start
frame evaluation bit (SFE). The block programming and the block programming
enable bits allows users to program the entire connection memory (see Memory
Block Programming section). If the ODE pin is low, the OSB bit enables (if high)
or disables (if low) all ST-BUS
output drivers. If the ODE pin is high, the contents
of the OSB bit is ignored and all TX output drivers are enabled.
CONNECTION MEMORY CONTROL
If the ODE pin or the OSB bit is high, the OE bit of each connection memory
location controls the output drivers-enables (if high) or disables (if low). See
Table 4 for detail.
The processor channel (PC) bit of the connection memory selects between
Processor Mode and Connection Mode. If high, the contents of the connection
memory are output on the TX streams. If low, the stream address bit (SAB) and
the channel address bit (CAB) of the connection memory defines the source
information (stream and channel) of the time-slot that will be switched to the output
from data memory.
The
V/C (Variable/Constant Delay) bit in each connection memory location
allows the per-channel selection between variable and constant throughput
delay modes.
If the LPBK bit is high, the associated TX output channel data is internally
looped back to the RX input channel (i.e., RX n channel m data comes from the
TX n channel m). If the LPBK bit is low, the loopback feature is disabled. For
proper per-channel loopback operation, the contents of the frame delay offset
registers must be set to zero.
INITIALIZATION OF THE IDT72V70800
After power up, the state of the connection memory is unknown. As such,
the outputs should be put in high impedance by holding the ODE low. While the
ODE is low, the microprocessor can initialize the device, program the active
paths, and disable unused outputs by programming the OE bit in connection
memory. Once the device is configured, the ODE pin (or OSB bit depending
on initialization) can be switched.
7
IDT72V70800 3.3V TIME SLOT INTERCHANGE
DIGITAL SWITCH 512 x 512
COMMERCIAL TEMPERATURE RANGE
TABLE 4
-- OUTPUT HIGH IMPEDANCE CONTROL
TABLE 3
-- INTERNAL REGISTER AND ADDRESS MEMORY MAPPING
TABLE 2
-- CONSTANT THROUGHPUT
DELAY VALUE
TABLE 1
-- VARIABLE THROUGHPUT
DELAY VALUE
NOTE:
1. Bit A7 must be high for access to data and connection memory positions. Bit A7 must be low for access to registers.
Delay for Variable Throughput Delay Mode
Input Rate
(m output channel number)
(n input channel number)
m < n
m = n, n+1, n+2
m > n+2
8.192 Mb/s 128 (n-m) time-slots m-n + 128 time-slots m-n time-slots
Delay for Constant Throughput Delay Mode
Input Rate
(m output channel number)
(n input channel number)
8.192 Mb/s
128 + (128 n) + m time-slots
A7
(1)
A6
A5
A4
A3
A2
A1
A0
Location
0
0
0
0
0
0
0
0
Control Register, CR
0
0
0
0
0
0
0
1
Interface Mode Selection Register, IMS
0
0
0
0
0
0
1
0
Frame Alignment Register, FAR
0
0
0
0
0
0
1
1
Frame Input Offset Register, FOR
1
0
0
0
0
0
0
0
Ch0
1
0
0
0
0
0
0
1
Ch1
1
0
0
.
.
.
.
.
.
1
0
0
1
1
1
1
0
Ch30
1
0
0
1
1
1
1
1
Ch31
1
0
1
0
0
0
0
0
Ch32
1
0
1
0
0
0
0
1
Ch33
1
0
1
.
.
.
.
.
.
1
0
1
1
1
1
1
0
Ch62
1
0
1
1
1
1
1
1
Ch63
1
1
0
0
0
0
0
0
Ch64
1
1
0
0
0
0
0
1
Ch65
1
1
0
.
.
.
.
.
.
1
1
1
1
1
1
1
0
Ch126
1
1
1
1
1
1
1
1
Ch127
OE bit in Connection
ODE pin
OSB bit in IMS
TX Output Driver
Memory
Register
Status
0
Don't Care
Don't Care
Per Channel
High-Impedance
1
0
0
High-Impedance
1
0
1
Enable
1
1
1
Enable
1
1
0
Enable
8
COMMERCIAL TEMPERATURE RANGE
IDT72V70800 3.3V TIME SLOT INTERCHANGE
DIGITAL SWITCH 512 x 512
TABLE 5
-- CONTROL REGISTER (CR) BITS
TABLE 6
-- INTERFACE MODE SELECTION (IMS) REGISTER BITS
Read/Write Address:
00
H
,
Reset Value:
0000
H
.
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
0
0
0
0
0
0
0
0
0
0
MBP
MS
0
0
STA1
STA0
Bit
Name
Description
15-6
Unused
Must be zero for normal operation.
5
MBP
When 1, the connection memory block programming feature is ready for the programming of Connection
(Memory Block Program)
Memory high bits, bit 11 to bit 15. When 0, this feature is disabled.
4
MS
When 0, connection memory is selected for read or write operations. When 1, the data memory is selected
(Memory Select)
for read operations and connection memory is selected for write operations.
(No microprocessor write operation is allowed for the data memory.)
3-2
Unused
Must be zero for normal operation.
1-0
STA1-0
The binary value expressed by these bits refers to the input or output data stream, which corresponds
(Stream Address Bits)
to the subsection of memory made accessible for subsequent operations. (STA1 = MSB, STA0 = LSB)
Read/Write Address:
01
H
,
Reset Value:
0000
H
.
Bit
Name
Description
15-10
Unused
Must be zero for normal operation.
9-5
BPD4-0
These bits carry the value to be loaded into the connection memory block whenever the memory block
(Block Programming Data)
programming feature is activated. After the MBP bit in the control register is set to 1 and the BPE bit is
set to 1, the contents of the bits BPD4-0 are loaded into bit 15 and 11 of the connection memory. Bit 10 to
bit 0 of the connection memory are set to 0.
4
BPE
A zero to one transition of this bit enables the memory block programming function. The BPE and
(Begin Block Programming
BPD4-0 bits in the IMS register have to be defined in the same write operation. Once the BPE bit is set
Enable)
HIGH, the device requires two frames to complete the block programming. After the programming function
has finished, the BPE bit returns to zero to indicate the operation is completed. When the BPE = 1, the BPE
or MBP can be set to 0 to abort to ensure proper operation. When BPE = 1, the other bit in the IMS register
must not be changed for two frames to ensure proper operation.
3
OSB
When ODE = 0 and OSB = 0, the output drivers of TX0 to TX3 are in high impedance mode. When
(Output Stand By)
ODE= 0 and OSB = 1, the output driver of TX0 to TX3 function normally. When ODE = 1, TX0 to TX3
output drivers function normally.
2
SFE
A zero to one transition in this bit starts the frame evaluation procedure. When the CFE bit in the FAR
(Start Frame Evaluation)
register changes from zero to one, the evaluation procedure stops. To start another fame evaluation
cycle, set this bit to zero for at least one frame.
1-0
Unused
For normal operation, bit 1 = 1 and bit 0 = 0.
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
0
0
0
0
0
0
BPD4 BPD3 BPD2 BPD1 BPD0
BPE
OSB
SFE
1
0
9
IDT72V70800 3.3V TIME SLOT INTERCHANGE
DIGITAL SWITCH 512 x 512
COMMERCIAL TEMPERATURE RANGE
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
ST-BUS
Frame
Offset Value
FE Input
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
GCI Frame
CLK
Offset Value
FE Input
(FD[10:0] = 06
H
)
(FD11 = 0, sample at CLK LOW phase)
(FD[10:0] = 09
H
)
(FD11 = 1, sample at CLK HIGH phase)
5709 drw04
CLK
TABLE 7
-- FRAME ALIGNMENT REGISTER (FAR) BITS
Figure 4. Example for Frame Alignment Measurement
Bit
Name
Description
15-13
Unused
Must be zero for normal operation.
12
CFE
When CFE = 1, the frame evaluation is completed and bits FD10 to FD0 bits contains a valid frame alignment
(Complete Frame Evaluation)
offset. This bit is reset to zero, when SFE bit in the IMS register is changed from 1 to 0.
11
FD11
The falling edge of FE (or rising edge for GCI mode) is sampled during the CLK-high phase (FD11 = 1)
(Frame Delay Bit 11)
or during the CLK-low phase (FD11 = 0). This bit allows the measurement resolution to CLK cycle.
10-0
FD10-0
The binary value expressed in these bits refers to the measured input offset value. These bits are rest to
(Frame Delay Bits)
zero when the SFE bit of the IMS register changes from 1 to 0. (FD10 MSB, FD0 LSB)
Read/Write Address:
02
H
,
Reset Value:
0000
H
.
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
0
0
0
CFE
FD11
FD10
FD9
FD8
FD7
FD6
FD5
FD4
FD3
FD2
FD1
FD0
10
COMMERCIAL TEMPERATURE RANGE
IDT72V70800 3.3V TIME SLOT INTERCHANGE
DIGITAL SWITCH 512 x 512
TABLE 8
-- FRAME INPUT OFFSET REGISTER (FOR) BITS
NOTE:
1. n denotes an input stream number from 0 to 3.
Name
(1)
Description
OFn2, OFn1, OFn0
These three bits define how long the serial interface receiver takes to recognize and store bit 0 from the RX input pin: i.e., to
(Offset Bits 2, 1 & 0)
start a new frame. The input frame offset can be selected to +4.5 clock periods from the point where the external frame pulse
input signal is applied to the
F0i input of the device. See Figure 5.
DLEn
(Data Latch Edge)
ST-BUS
mode:
DLEn = 0, if clock rising edge is at the point of the bit cell.
DLEn = 1, if when clock falling edge is at the of the bit cell.
GCI mode:
DLEn = 0, if clock falling edge is at the point of the bit cell.
DLEn = 1, if when clock rising edge is at the of the bit cell.
Read/Write Address:
03
H
Reset Value:
0000
H
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
OF32
OF31
OF30
DLE3
OF22
OF21
OF20
DLE2
OF12
OF11
OF10
DLE1
OF02
OF01
OF00
DLE0
FOR Register
11
IDT72V70800 3.3V TIME SLOT INTERCHANGE
DIGITAL SWITCH 512 x 512
COMMERCIAL TEMPERATURE RANGE
ST-BUS
F0i
RX Stream
5709 drw05
Bit 7
Bit 7
CLK
Bit 7
Bit 7
denotes the 3/4 point of the bit cell
offset = 0,
DLE = 0
offset = 1,
DLE = 0
offset = 0,
DLE = 1
offset = 1,
DLE = 1
GCI
F0i
Bit 0
Bit 0
CLK
Bit 0
Bit 0
denotes the 3/4 point of the bit cell
offset = 0,
DLE = 0
offset = 1,
DLE = 0
offset = 0,
DLE = 1
offset = 1,
DLE = 1
RX Stream
RX Stream
RX Stream
RX Stream
RX Stream
RX Stream
RX Stream
TABLE 9
-- OFFSET BITS (OFn2, OFn1, OFn0, DLEn) & FRAME DELAY BITS
(FD11, FD2-0)
Figure 5. Examples for Input Offset Delay Timing
Measurement Result from
Corresponding
Input Stream
Frame Delay Bits
Offset Bits
Offset
FD11
FD2
FD1
FD0
OFn2
OFn1
OFn0
DLEn
No clock period shift (Default)
1
0
0
0
0
0
0
0
+ 0.5 clock period shift
0
0
0
0
0
0
0
1
+ 1.0 clock period shift
1
0
0
1
0
0
1
0
+ 1.5 clock period shift
0
0
0
1
0
0
1
1
+ 2.0 clock period shift
1
0
1
0
0
1
0
0
+ 2.5 clock period shift
0
0
1
0
0
1
0
1
+ 3.0 clock period shift
1
0
1
1
0
1
1
0
+ 3.5 clock period shift
0
0
1
1
0
1
1
1
+ 4.0 clock period shift
1
1
0
0
1
0
0
0
+ 4.5 clock period shift
0
1
0
0
1
0
0
1
12
COMMERCIAL TEMPERATURE RANGE
IDT72V70800 3.3V TIME SLOT INTERCHANGE
DIGITAL SWITCH 512 x 512
TABLE 10
" CONNECTION MEMORY BITS
NOTE:
1. If bit 13 (PC) of the corresponding connection memory location is 1 (device in processor mode), then these entire 8 bits (SAB0, CAB6 - CAB0) are output on the output channel
and stream associated with this location.
Bit
Name
Description
15
LPBK
When 1, the RX n channel m data comes from the TX n channel m. For proper per channel loopback
(Per Channel Loopback)
operations, set the delay offset register bits OFn[2:0] to zero for the streams which are in the loopback mode.
14
V/C
This bit is used to select between the variable (LOW) and constant delay (HIGH) mode on a
(Variable/Constant
per-channel basis.
Throughput Delay)
13
PC
When 1, the contents of the connection memory are output on the corresponding output channel and stream.
(Processor Channel)
Only the lower byte (bit 7 bit 0) will be output to the TX output pins. When 0, the contents of the connection
memory are the data memory address of the switched input channel and stream.
12
CCO
This bit is output on the CCO pin one channel early. The CCO bit for stream 0 is output first.
(Control Channel Output)
11
OE
This bit enables the TX output drivers on a per-channel basis. When 1, the output driver functions
(Output Enable)
normally. When 0, the output driver is in a high-impedance state.
10-9
Unused
Must be zero for normal operation.
8,7
(1)
SAB1-0
The binary value is the number of the data stream for the source of the connection.
(Source Stream Address Bits)
6-0
(1)
CAB6-0
The binary value is the number of the channel for the source of the connection.
(Source Channel Address Bits)
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
LPBK
V/C
PC
CCO
OE
0
0
SAB1
SAB0
CAB6
CAB5
CAB4
CAB3
CAB2
CAB1
CAB0
13
IDT72V70800 3.3V TIME SLOT INTERCHANGE
DIGITAL SWITCH 512 x 512
COMMERCIAL TEMPERATURE RANGE
RECOMMENDED DC OPERATING
CONDITIONS
DC ELECTRICAL CHARACTERISTICS
NOTE:
1.
Voltages are with respect to ground unless other wise stated.
NOTE:
1. Outputs Unloaded.
Test Point
Output
Pin
C
L
GND
S
1
R
L
VCC
GND
5709 drw06
S
2
Symbol
Parameter
Min.
Typ.
Max.
Units
V
CC
Positive Supply
3.0
3.6
V
V
IH
Input HIGH Voltage
2.0
Vcc
V
V
IL
Input LOW Voltage
GND
0.8
V
T
OP
Operating Temperature
-40
+85
C
Commercial
Symbol
Characteristics
Min.
Typ.
Max.
Units
I
CC
(1)
Supply Current
30
45
mA
I
IL
Input Leakage (input pins)
15
A
I
BL
Input Leakage (I/O pins)
50
A
C
I
Input Pin Capacitance
10
pF
I
OZ
High-impedance Leakage
5
A
V
OH
Output HIGH Voltage
2.4
V
V
OL
Output LOW Voltage
0.4
V
C
O
Output Pin Capacitance
10
pF
Figure 6. Output Load
S1 is open circuit except when testing output
levels or high impedance states.
S2 is switched to V
CC
or GND when testing
output levels or high impedance states.
Symbol
Parameter
Min.
Max.
Unit
V
CC
Supply Voltage
-0.3
5.0
V
Vi
Voltage on Digital Inputs
GND -0.3
5.5
V
I
O
Current at Digital Outputs
20
mA
T
S
Storage Temperature
-65
+125
C
P
D
Package Power Dissapation
1
W
NOTE:
1. Exceeding these values may cause permanent damage. Functional operation under
these conditions is not implied.
ABSOLUTE MAXIMUM RATINGS
(1)
14
COMMERCIAL TEMPERATURE RANGE
IDT72V70800 3.3V TIME SLOT INTERCHANGE
DIGITAL SWITCH 512 x 512
AC ELECTRICAL CHARACTERISTICS - FRAME PULSE AND CLK
NOTE:
1. High Impedance is measured by pulling to the appropriate rail with R
L
, with timing corrected to cancel time taken to discharge C
L
.
Symbol
Characteristics
Min.
Typ.
Max.
Units
t
FPW
Frame Pulse Width (ST-BUS
, GCI)
Bit rate = 8.192 Mb/s
26
80
ns
t
FPS
Frame Pulse Setup time before CLK falling (ST-BUS
or GCI)
5
ns
t
FPH
Frame Pulse Hold Time from CLK falling (ST-BUS
or GCI)
10
ns
t
CP
CLK Period
Bit rate = 8.192 Mb/s
55
70
ns
t
CH
CLK Pulse Width HIGH
Bit rate = 8.192 Mb/s
20
40
ns
t
CL
CLK Pulse Width LOW
Bit rate = 8.192 Mb/s
20
40
ns
t
r
, t
f
Clock Rise/Fall Time
10
ns
t
HFPW
Wide Frame Pulse Width
Bit rate = 8.192 Mb/s
195
295
ns
t
HFPS
Frame Pulse Setup Time before HCLK falling
5
150
ns
t
HFPH
Frame Pulse Hold Time from HCLK falling
10
150
ns
t
HCP
HCLK (4.096 MHz) Period
Bit rate = 8.192 Mb/s
190
300
ns
t
HCH
HCLK (4.096 MHz) Pulse Width HIGH
Bit rate = 8.192 Mb/s
85
150
ns
t
HCL
HCLK (4.096 MHz) Pulse Width LOW
Bit rate = 8.192 Mb/s
85
150
ns
t
Hr
, t
Hf
HCLK Rise/Fall Time
10
ns
t
DIF
Delay between falling edge of HCLK and falling edge of CLK
-10
10
ns
Symbol
Characteristics
Min.
Typ.
Max.
Unit
Test Conditions
t
SIS
RX Setup Time
0
ns
t
SIH
RX Hold Time
10
ns
t
SOD
TX Delay Active to Active
30
ns
C
L
= 30pF
40
ns
C
L
= 200pF
t
DZ
TX Delay Active to High-Z
32
ns
R
L
= 1K
, C
L
= 200pF
t
ZD
TX Delay High-Z to Active
32
ns
R
L
= 1K
, C
L
= 200pF
t
ODE
Output Driver Enable (ODE) Delay
32
ns
R
L
= 1K
, C
L
= 200pF
AC ELECTRICAL CHARACTERISTICS - SERIAL STREAMS
(1)
15
IDT72V70800 3.3V TIME SLOT INTERCHANGE
DIGITAL SWITCH 512 x 512
COMMERCIAL TEMPERATURE RANGE
Bit 1, Channel 0
Bit 0, Channel 0
Bit 7, Last Ch
(1)
Bit 2, Channel 0
Bit 1, Channel 0
Bit 0, Channel 0
Bit 7, Last Ch
(1)
Bit 2, Channel 0
t
FPW
t
FPH
t
CH
t
CL
t
f
t
r
t
FPS
t
SOD
t
SIS
t
SIH
F0i
CLK
TX
RX
t
CP
5709 drw08
NOTE:
1. last channel = ch 127.
Figure 8. GCI Timing when WFPS pin = 0
t
FPW
t
FPH
t
CH
t
CL
t
f
t
r
t
FPS
t
SOD
t
SIS
t
SIH
F0i
CLK
TX
RX
t
CP
5709 drw07
Bit 6, Channel 0
Bit 7, Channel 0
Bit 0, Last Ch
(1)
Bit 5, Channel 0
Bit 6, Channel 0
Bit 7, Channel 0
Bit 0, Last Ch
(1)
Bit 5, Channel 0
NOTE:
1. last channel = ch 127.
Figure 7. ST-BUS
Timing when WFPS pin = 0.
16
COMMERCIAL TEMPERATURE RANGE
IDT72V70800 3.3V TIME SLOT INTERCHANGE
DIGITAL SWITCH 512 x 512
t
ZD
CLK
(ST-BUS
or
WFPS mode)
CLK
(GCI mode)
5709 drw10
TX
TX
VALID DATA
VALID DATA
t
DZ
ODE
TX
VALID DATA
5709 drw11
t
ODE
t
ODE
Figure 10. Serial Output
Figure 11. Output Driver Enable (ODE)
t
HFPH
t
DIF
F0i
TX
RX
5709 drw09
Bit 1, Ch 127
Bit 0, Ch 127
Bit 7, Ch 0
Bit 6, Ch 0
Bit 5, Ch 0
Bit 4, Ch 0
Bit 1, Ch 127
Bit 0, Ch 127
Bit 7, Ch 0
Bit 6, Ch 0
Bit 5, Ch 0
Bit 4, Ch 0
t
HFPS
t
HFPW
CLK
16.384 MHz
HCLK
4.096 MHz
t
HCH
t
HCP
t
CP
t
CH
t
CL
t
r
t
SOD
t
f
t
SIS
t
SIH
t
HCL
t
Hf
t
Hr
Figure 9. WFP Bus Timing for High Speed Serial Interface (8.192 Mb/s), when WFPS pin = 1
NOTE:
1. High Impedance is measured by pulling to the appropriate rail with R
L
, with timing corrected to cancel time taken to discharge C
L
.
17
IDT72V70800 3.3V TIME SLOT INTERCHANGE
DIGITAL SWITCH 512 x 512
COMMERCIAL TEMPERATURE RANGE
t
ALW
ADDRESS
DATA
t
ADS
t
ADH
ALE
5709 drw12
t
RW
t
WW
t
CSRW
t
ALRD
t
CSR
t
CSW
t
DHW
t
DHR
t
AKH
t
DDR
t
DSW
t
SWD
t
ALWR
t
AKD
AD0-AD7
D8-D15
CS
RD
WR
DTA
Figure 12. Multiplexed Bus Timing (Intel Mode)
AC ELECTRICAL CHARACTERISTICS - MULTIPLEXED BUS TIMING (INTEL)
NOTE:
1. High Impedance is measured by pulling to the appropriate rail with R
L
, with timing corrected to cancel time taken to discharge C
L
.
Symbol
Parameter
Min.
Typ.
Max.
Units
Test Conditions
t
ALW
ALE Pulse Width
20
ns
t
ADS
Address Setup from ALE falling
3
ns
t
ADH
Address Hold from ALE falling
3
ns
t
ALRD
RD Active after ALE falling
3
ns
t
DDR
Data Setup from
DTA LOW on Read
5
ns
C
L
= 150pF
t
CSRW
CS Hold after RD/WR
5
ns
t
RW
RD Pulse Width (Fast Read)
45
ns
t
CSR
CS Setup from RD
0
ns
t
DHR
(1)
Data Hold after
RD
10
20
ns
C
L
= 150pF, R
L
= 1K
t
WW
WR Pulse Width (Fast Write)
45
ns
t
ALWR
WR Delay after ALE falling
3
ns
t
CSW
CS Setup from WR
0
ns
t
DSW
Data Setup from
WR (Fast Write)
20
ns
t
SWD
Valid Data Delay on Write (Slow Write)
122
ns
t
DHW
Data Hold after
WR Inactive
5
ns
t
AKD
Acknowledgment Delay:
Reading/Writing Registers
43/43
ns
C
L
= 150pF
Reading/Writing Memory
220/210
ns
C
L
= 150pF
t
AKH
(1)
Acknowledgment Hold Time
22
ns
C
L
= 150pF, R
L
= 1K
18
COMMERCIAL TEMPERATURE RANGE
IDT72V70800 3.3V TIME SLOT INTERCHANGE
DIGITAL SWITCH 512 x 512
DS
5709 drw13
ADDRESS
t
CSS
t
DSH
t
ASW
t
CSH
t
DDR
t
ADS
t
ADH
AD0-AD7
D8-D15
WR
CS
DTA
DATA
ADDRESS
DATA
t
RWS
t
DWS
t
SWD
t
DHW
t
AKD
AD0-AD7
D8-D15
RD
R/
W
AS
t
RWH
t
DHR
t
AKH
AC ELECTRICAL CHARACTERISTICS - MULTIPLEXED BUS TIMING (MOTOROLA)
Figure 13. Multiplexed Bus Timing (Motorola Mode)
Symbol
Parameter
Min.
Typ.
Max.
Units
Test Conditions
t
ASW
ALE Pulse Width
20
ns
t
ADS
Address Setup from AS falling
3
ns
t
ADH
Address Hold from AS falling
3
ns
t
DDR
Data Setup from
DTA LOW on Read
5
ns
C
L
= 150pF
t
CSH
CS Hold after DS falling
0
ns
t
CSS
CS Setup from DS rising
0
ns
t
DHW
Data Hold after Write
5
ns
t
DWS
Data Setup from DS Write (Fast Write)
20
ns
t
SWD
Valid Data Delay on Write (Slow Write)
122
ns
t
RWS
R/
W Setup from DS Rising
60
ns
t
RWH
R/
W Hold from DS Rising
5
ns
t
DHR
(1)
Data Hold after Read
10
20
ns
C
L
= 150pF, R
L
= 1K
t
DSH
DS Delay after AS falling
10
ns
t
AKD
Acknowledgment Delay:
Reading/Writing Registers
43/43
ns
C
L
= 150pF
Reading/Writing Memory
220/210
ns
C
L
= 150pF
t
AKH
(1)
Acknowledgment Hold Time
22
ns
C
L
= 150pF, R
L
= 1K
NOTE:
1. High Impedance is measured by pulling to the appropriate rail with R
L
, with timing corrected to cancel time taken to discharge C
L
.
19
IDT72V70800 3.3V TIME SLOT INTERCHANGE
DIGITAL SWITCH 512 x 512
COMMERCIAL TEMPERATURE RANGE
DS
CS
VALID WRITE ADDRESS
A0-A7
t
CSS
t
CSH
R/
W
t
RWS
t
RWH
t
ADS
t
ADH
VALID WRITE
DATA
AD0-AD7/
D8-D15
t
DSW
t
DHW
DTA
t
AKD
t
AKH
t
CSS
t
CSH
t
RWS
t
RWH
VALID READ ADDRESS
t
ADS
t
ADH
VALID READ DATA
t
DDR
t
DHR
t
AKD
t
AKH
5709 drw14
Figure 14. Motorola Non-Multiplexed Asyncronous Bus Timing
AC ELECTRICAL CHARACTERISTICS-MOTOROLA NON-MULTIPLEXED BUS MODE
Symbol
Parameter
Min.
Typ.
Max.
Units
Test Conditions
t
CSS
CS Setup from DS falling
0
ns
t
RWS
R/W Setup from DS falling
10
ns
t
ADS
Address Setup from DS falling
2
ns
t
CSH
CS Hold after DS rising
0
ns
t
RWH
R/W Hold after DS Rising
2
ns
t
ADH
Address Hold after DS Rising
2
ns
t
DDR
Data Setup from DTA LOW on Read
2
ns
C
L
= 150pF
t
DHR
Data Hold on Read
10
20
ns
C
L
= 150pF, R
L
= 1K
t
DSW
Data Setup on Write (Fast Write)
5
ns
t
SWD
Valid Data Delay on Write (Slow Write)
122
ns
t
DHW
Data Hold on Write
5
ns
t
AKD
Acknowledgment Delay:
Reading/Writing Registers
43/43
ns
C
L
= 150pF
Reading/Writing Memory
220/210
ns
C
L
= 150pF
t
AKH
(1)
Acknowledgment Hold Time
22
ns
C
L
= 150pF, R
L
= 1K
NOTE:
1. High Impedance is measured by pulling to the appropriate rail with R
L
, with timing corrected to cancel time taken to discharge C
L
.
20
COMMERCIAL TEMPERATURE RANGE
IDT72V70800 3.3V TIME SLOT INTERCHANGE
DIGITAL SWITCH 512 x 512
5709 drw15
AD0-AD7/
D8-D15
CS
DTA
VALID WRITE
ADDRESS
R/
W
A0-A7
DS
CLK GCI
CLK ST-BUS
t
DSS
t
CSS
t
CSH
t
RWS
t
RWH
VALID READ
ADDRESS
t
ADS
t
ADH
VALID READ
DATA
t
DHR
t
CKAK
t
AKH
t
DDR
t
DSPW
t
DSS
t
CSS
t
CSH
t
RWS
t
RWH
t
ADS
t
ADH
VALID WRITE
DATA
t
DHW
t
CKAK
t
AKH
t
SWD
Figure 15. Motorola Non-Multiplexed Syncronous Bus Timing
21
CORPORATE HEADQUARTER for SALES:
for Tech Support:
2975 Stender Way
800-345-7015 or 408-727-6116
408-330-1753
Santa Clara, CA 95054
fax: 408-492-8674
email: TELECOMhelp@idt.com
www.idt.com
5709 drw16
XXXXXX
IDT
Device Type
X
Package
Process/
Temperature
Range
XX
BLANK
Commercial (-40
C to +85C)
72V70800
512 x 512
3.3V Time Slot Interchange Digital Switch
PF
TF
Thin Plastic Quad Flatpack (TQFP, PN64-1)
Small Thin Quad Flat Pack (STQFP, PP64-1)
ORDERING INFORMATION
DATASHEET DOCUMENT HISTORY
5/02/2000
pg.1
1/04/2001
pgs. 4, 5, 9, 10, 13, 16, 17, 18, 19 and 20.
1/25/2001
pgs. 13 and 19.
08/06/2001
pg. 1.
03/24/2003
pg. 1