ChipFind - документация

Электронный компонент: HCTS109KMSR

Скачать:  PDF   ZIP
10
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.
1-888-INTERSIL or 321-724-7143 | Copyright Intersil Corporation 1999
Ordering Information
PART NUMBER
TEMPERATURE RANGE
SCREENING LEVEL
PACKAGE
HCTS109DMSR
-55
o
C to +125
o
C
Intersil Class S Equivalent
16 Lead SBDIP
HCTS109KMSR
-55
o
C to +125
o
C
Intersil Class S Equivalent
16 Lead Ceramic Flatpack
HCTS109D/Sample
+25
o
C
Sample
16 Lead SBDIP
HCTS109K/Sample
+25
o
C
Sample
16 Lead Ceramic Flatpack
HCTS109HMSR
+25
o
C
Die
Die
HCTS109MS
Radiation Hardened
Dual JK Flip Flop
Pinouts
16 LEAD CERAMIC DUAL-IN-LINE
METAL SEAL PACKAGE (SBDIP)
MIL-STD-1835 CDIP2-T16, LEAD FINISH C
TOP VIEW
16 LEAD CERAMIC METAL SEAL
FLATPACK PACKAGE (FLATPACK)
MIL-STD-1835 CDFP4-F16, LEAD FINISH C
TOP VIEW
14
15
16
9
13
12
11
10
1
2
3
4
5
7
6
8
RI
J1
K1
CP1
S1
Q1
GND
Q1
VCC
J2
K2
CP2
S2
Q2
Q2
R2
R1
J1
K1
CP1
S1
Q1
Q1
GND
2
3
4
5
6
7
8
1
16
15
14
13
12
11
10
9
VCC
R2
J2
K2
CP2
S2
Q2
Q2
Features
3 Micron Radiation Hardened SOS CMOS
Total Dose 200K RAD (Si)
SEP Effective LET No Upsets: >100 MEV-cm
2
/mg
Single Event Upset (SEU) Immunity < 2 x 10
-9
Errors/
Bit-Day (Typ)
Dose Rate Survivability: >1 x 10
12
RAD (Si)/s
Dose Rate Upset >10
10
RAD (Si)/s 20ns Pulse
Latch-Up Free Under Any Conditions
Military Temperature Range: -55
o
C to +125
o
C
Significant Power Reduction Compared to LSTTL ICs
DC Operating Voltage Range: 4.5V to 5.5V
LSTTL Input Logic Compatibility
- VIL = 0.8V Max
- VIH = VCC/2 Min
Input Current Levels Ii
5
A at VOL, VOH
Description
The Intersil HCTS109MS is a Radiation Hardened Dual JK
Flip Flop with set and reset. The flip flop changes state with
the positive transition of the clock (CP1 or CP2).
The HCTS109MS utilizes advanced CMOS/SOS technology
to achieve high-speed operation. This device is a member of
radiation hardened, high-speed, CMOS/SOS Logic Family.
The HCTS109MS is supplied in a 16 lead Ceramic flatpack
(K suffix) or a SBDIP Package (D suffix).
September 1995
Spec Number
518601
File Number
2141.2
11
HCTS109MS
Functional Diagram
TRUTH TABLE
INPUTS
OUTPUTS
S
R
CP
J
K
Q
Q
L
H
X
X
X
H
L
H
L
X
X
X
L
H
L
L
X
X
X
H*
H*
H
H
L
L
L
H
H
H
H
L
Toggle
H
H
L
H
No Change
H
H
H
H
H
L
H
H
L
X
X
No Change
*Unpredictable and unstable condition if both S and R go high simultaneously
F/F
CL
Q
J
CP
GND
5 (11)
2 (14)
3 (13)
4 (12)
1 (15)
16
8
6 (10)
7 (9)
Q
CL
R
K
J
S
Q
Q
R
K
S
VCC
Spec Number
518601
12
Specifications HCTS109MS
Absolute Maximum Ratings
Reliability Information
Supply Voltage (VCC). . . . . . . . . . . . . . . . . . . . . . . . . -0.5V to +7.0V
Input Voltage Range, All Inputs . . . . . . . . . . . . .-0.5V to VCC +0.5V
DC Input Current, Any One Input
. . . . . . . . . . . . . . . . . . . . . . . .
10mA
DC Drain Current, Any One Output
. . . . . . . . . . . . . . . . . . . . . . .
25mA
(All Voltage Reference to the VSS Terminal)
Storage Temperature Range (TSTG) . . . . . . . . . . . -65
o
C to +150
o
C
Lead Temperature (Soldering 10sec) . . . . . . . . . . . . . . . . . . +265
o
C
Junction Temperature (TJ) . . . . . . . . . . . . . . . . . . . . . . . . . . +175
o
C
ESD Classification . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Class 1
Thermal Resistance
JA
JC
SBDIP Package. . . . . . . . . . . . . . . . . . . .
73
o
C/W
24
o
C/W
Ceramic Flatpack Package . . . . . . . . . . .
114
o
C/W
29
o
C/W
Maximum Package Power Dissipation at +125
o
C Ambient
SBDIP Package. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0.68W
Ceramic Flatpack Package . . . . . . . . . . . . . . . . . . . . . . . . . 0.44W
If device power exceeds package dissipation capability, provide heat
sinking or derate linearly at the following rate:
SBDIP Package. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13.7mW/
o
C
Ceramic Flatpack Package . . . . . . . . . . . . . . . . . . . . . . 8.8mW/
o
C
CAUTION: As with all semiconductors, stress listed under "Absolute Maximum Ratings" may be applied to devices (one at a time) without resulting in permanent
damage. This is a stress rating only. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. The conditions listed
under "Electrical Performance Characteristics" are the only conditions recommended for satisfactory device operation.
Operating Conditions
Supply Voltage (VCC). . . . . . . . . . . . . . . . . . . . . . . . +4.5V to +5.5V
Operating Temperature Range (T
A
) . . . . . . . . . . . . -55
o
C to +125
o
C
Input Rise and Fall Times at VCC = 4.5V (TR, TF) . . 100ns/V Max.
Input Low Voltage (VIL). . . . . . . . . . . . . . . . . . . . . . . . . 0.0V to 0.8V
Input High Voltage (VIH) . . . . . . . . . . . . . . . . . . . . . . .VCC/2 to VCC
TABLE 1.
DC ELECTRICAL PERFORMANCE CHARACTERISTICS
PARAMETER
SYMBOL
(NOTE 1)
CONDITIONS
GROUP
A SUB-
GROUPS
TEMPERATURE
LIMITS
UNITS
MIN
MAX
Quiescent Current
ICC
VCC = 5.5V,
VIN = VCC or GND
1
+25
o
C
-
20
A
2, 3
+125
o
C, -55
o
C
-
400
A
Output Current
(Sink)
IOL
VCC = 4.5V, VIH = 4.5V,
VOUT = 0.4V, VIL = 0V
1
+25
o
C
4.8
-
mA
2, 3
+125
o
C, -55
o
C
4.0
-
mA
Output Current
(Source)
IOH
VCC = 4.5V, VIH = 4.5V,
VOUT = VCC -0.4V,
VIL = 0V
1
+25
o
C
-4.8
-
mA
2, 3
+125
o
C, -55
o
C
-4.0
-
mA
Output Voltage Low
VOL
VCC = 4.5V, VIH = 2.25V,
IOL = 50
A, VIL = 0.8V
1, 2, 3
+25
o
C, +125
o
C, -55
o
C
-
0.1
V
VCC = 5.5V, VIH = 2.75V,
IOL = 50
A, VIL = 0.8V
1, 2, 3
+25
o
C, +125
o
C, -55
o
C
-
0.1
V
Output Voltage High
VOH
VCC = 4.5V, VIH = 2.25V,
IOH = -50
A, VIL = 0.8V
1, 2, 3
+25
o
C, +125
o
C, -55
o
C
VCC
-0.1
-
V
VCC = 5.5V, VIH = 2.75V,
IOH = -50
A, VIL = 0.8V
1, 2, 3
+25
o
C, +125
o
C, -55
o
C
VCC
-0.1
-
V
Input Leakage
Current
IIN
VCC = 5.5V, VIN = VCC or
GND
1
+25
o
C
-
0.5
A
2, 3
+125
o
C, -55
o
C
-
5.0
A
Noise Immunity
Functional Test
FN
VCC = 4.5V, VIH = 2.25V,
VIL = 0.8V (Note 2)
7, 8A, 8B
+25
o
C, +125
o
C, -55
o
C
-
-
-
NOTES:
1. All voltages reference to device GND.
2. For functional tests VO
4.0V is recognized as a logic "1", and VO
0.5V is recognized as a logic "0".
Spec Number
518601
13
Specifications HCTS109MS
TABLE 2. AC ELECTRICAL PERFORMANCE CHARACTERISTICS
PARAMETER
SYMBOL
(NOTES 1, 2)
CONDITIONS
GROUP A
SUBGROUPS
TEMPERATURE
LIMITS
UNITS
MIN
MAX
CP to Q, Q
TPLH
VCC = 4.5V
9
+25
o
C
2
26
ns
VCC = 4.5V
10, 11
+125
o
C, -55
o
C
2
30
ns
TPHL
VCC = 4.5V
9
+25
o
C
2
30
ns
VCC = 4.5V
10, 11
+125
o
C, -55
o
C
2
35
ns
S to Q
TPLH
VCC = 4.5V
9
+25
o
C
2
19
ns
VCC = 4.5V
10, 11
+125
o
C, -55
o
C
2
23
ns
S to Q
TPHL
VCC = 4.5V
9
+25
o
C
2
31
ns
VCC = 4.5V
10, 11
+125
o
C, -55
o
C
2
33
ns
R to Q
TPHL
VCC = 4.5V
9
+25
o
C
2
31
ns
VCC = 4.5V
10, 11
+125
o
C, -55
o
C
2
33
ns
R to Q
TPLH
VCC = 4.5V
9
+25
o
C
2
31
ns
VCC = 4.5V
10, 11
+125
o
C, -55
o
C
2
33
ns
NOTES:
1. All voltages referenced to device GND.
2. AC measurements assume RL = 500
, CL = 50pF, Input TR = TF = 3ns, VIL = GND, VIH = 3V.
TABLE 3.
ELECTRICAL PERFORMANCE CHARACTERISTICS
PARAMETER
SYMBOL
CONDITIONS
NOTES
TEMPERATURE
LIMITS
UNITS
MIN
MAX
Capacitance Power
Dissipation
CPD
VCC = 5.0V, f = 1MHz
1
+25
o
C
-
80
pF
1
+125
o
C, -55
o
C
-
82
pF
Input Capacitance
CIN
VCC = 5.0V, f = 1MHz
1
+25
o
C
-
10
pF
1
+125
o
C, -55
o
C
-
10
pF
Output Transition
Time
TTHL
TTLH
VCC = 4.5V
1
+25
o
C
-
15
ns
1
+125
o
C, -55
o
C
-
22
ns
Max Operating
Frequency
FMAX
VCC = 4.5V
1
+25
o
C
-
27
MHz
1
+125
o
C, -55
o
C
-
18
MHz
Setup Time J, K to
CP
TSU
VCC = 4.5V
1
+25
o
C
16
-
ns
1
+125
o
C, -55
o
C
18
-
ns
Hold Time J, K to CP
TH
VCC = 4.5V
1
+25
o
C
3
-
ns
1
+125
o
C, -55
o
C
3
-
ns
Removal Time R,
S to CP
TREM
VCC = 4.5V
1
+25
o
C
16
-
ns
1
+125
o
C, -55
o
C
18
-
ns
Pulse Width R, S
TW (S, R)
VCC = 4.5V
1
+25
o
C
16
-
ns
1
+125
o
C, -55
o
C
18
-
ns
Pulse Width CP
TW (CP)
VCC = 4.5V
1
+25
o
C
24
-
ns
1
+125
o
C, -55
o
C
27
-
ns
NOTE:
1. The parameters listed in Table 3 are controlled via design or process parameters. Min and Max Limits are guaranteed but not directly
tested. These parameters are characterized upon initial design release and upon design changes which affect these characteristics.
Spec Number
518601
14
Specifications HCTS109MS
TABLE 4. DC POST RADIATION ELECTRICAL PERFORMANCE CHARACTERISTICS
PARAMETER
SYMBOL
(NOTES 1, 2)
CONDITIONS
TEMPERATURE
200K RAD
LIMITS
UNITS
MIN
MAX
Quiescent Current
ICC
VCC = 5.5V, VIN = VCC or GND
+25
o
C
-
0.4
mA
Output Current (Sink)
IOL
VCC = 4.5V, VIN = VCC or GND,
VOUT = 0.4V
+25
o
C
4.0
-
mA
Output Current
(Source)
IOH
VCC = 4.5V, VIN = VCC or GND,
VOUT = VCC -0.4V
+25
o
C
-4.0
-
mA
Output Voltage Low
VOL
VCC = 4.5V and 5.5V, VIH = VCC/2,
VIL = 0.8V, IOL = 50
A
+25
o
C
-
0.1
V
Output Voltage High
VOH
VCC = 4.5V and 5.5V, VIH = VCC/2,
VIL = 0.8V, IOH = -50
A
+25
o
C
VCC
-0.1
-
V
Input Leakage Current
IIN
VCC = 5.5V, VIN = VCC or GND
+25
o
C
-
5
A
Noise Immunity
Functional Test
FN
VCC = 4.5V, VIH = 2.25V, VIL = 0.8V,
(Note 3)
+25
o
C
-
-
-
CP to Q, Q
TPLH
VCC = 4.5V
+25
o
C
2
30
ns
TPHL
VCC = 4.5V
+25
o
C
2
35
ns
S to Q
TPLH
VCC = 4.5V
+25
o
C
2
23
ns
S to Q
TPHL
VCC = 4.5V
+25
o
C
2
33
ns
R to Q
TPHL
VCC = 4.5V
+25
o
C
2
33
ns
R to Q
TPLH
VCC = 4.5V
+25
o
C
2
33
ns
NOTES:
1. All voltages referenced to device GND.
2. AC measurements assume RL = 500
, CL = 50pF, Input TR = TF = 3ns, VIL = GND, VIH = 3V.
3. For functional tests VO
4.0V is recognized as a logic "1", and VO
0.5V is recognized as a logic "0".
TABLE 5. BURN-IN AND OPERATING LIFE TEST, DELTA PARAMETERS (+25
o
C)
PARAMETER
GROUP B SUB-
GROUP
DELTA LIMIT
ICC
5
6
A
IOL/IOH
5
-15% of 0 Hour
Spec Number
518601
15
Specifications HCTS109MS
TABLE 6. APPLICABLE SUBGROUPS
CONFORMANCE GROUPS
METHOD
GROUP A SUBGROUPS
READ AND RECORD
Initial Test (Preburn-In)
100%/5004
1, 7, 9
ICC, IOL/H
Interim Test
I
(Postburn-In)
100%/5004
1, 7, 9
ICC, IOL/H
Interim Test
II
(Postburn-In)
100%/5004
1, 7, 9
ICC, IOL/H
PDA
100%/5004
1, 7, 9, Deltas
Interim Test
III
(Postburn-In)
100%/5004
1, 7, 9
ICC, IOL/H
PDA
100%/5004
1, 7, 9, Deltas
Final Test
100%/5004
2, 3, 8A, 8B, 10, 11
Group A (Note 1)
Sample/5005
1, 2, 3, 7, 8A, 8B, 9, 10, 11
Group B
Subgroup B-5
Sample/5005
1, 2, 3, 7, 8A, 8B, 9, 10, 11, Deltas
Subgroups 1, 2, 3, 9, 10, 11,
(Note 2)
Subgroup B-6
Sample/5005
1, 7, 9
Group D
Sample/5005
1, 7, 9
NOTES:
1. Alternate Group A testing in accordance with Method 5005 of MIL-STD-883 may be exercised.
2. Table 5 parameters on.y.
TABLE 7. TOTAL DOSE IRRADIATION
CONFORMANCE
GROUPS
METHOD
TEST
READ AND RECORD
PRE RAD
POST RAD
PRE RAD
POST RAD
Group E Subgroup 2
5005
1, 7, 9
Table 4
1, 9
Table 4 (Note 1)
NOTE:
1. Except FN test which will be performed 100% Go/No-Go.
TABLE 8. STATIC BURN-IN AND DYNAMIC BURN-IN TEST CONNECTIONS
OPEN
GROUND
1/2 VCC = 3V
0.5V
VCC = 6V
0.5V
OSCILLATOR
50kHz
25kHz
STATIC BURN-IN I TEST CONNECTIONS (Note 1)
6, 7, 9, 10
1 - 5, 8, 11 - 15
-
16
-
-
STATIC BURN-IN II TEST CONNECTIONS (Note 1)
6, 7, 9, 10
8
-
1 - 5, 11 - 16
-
-
DYNAMIC BURN-IN TEST CONNECTIONS (Note 2)
-
8
6, 7, 9, 10
1, 5, 11, 15, 16
4, 12
2, 3, 13, 14
NOTES:
1. Each pin except VCC and GND will have a resistor of 10K
5% for static burn-in.
2. Each pin except VCC and GND will have a resistor of 1K
5% for dynamic burn-in.
TABLE 9. RRADIATION TEST CONNECTIONS
OPEN
GROUND
VCC = 5V
0.5V
6, 7, 9, 10
8
1, 2, 3, 4, 5, 11, 12, 13, 14, 15, 16
NOTE: Each pin except VCC and GND will have a resistor of 47K
5% for irradiation testing.
Group E, Subgroup 2, sample size is 4 dice/wafer 0 failures.
Spec Number
518601
16
HCTS109MS
Intersil Space Level Product Flow - `MS'
Wafer Lot Acceptance (All Lots) Method 5007
(Includes SEM)
GAMMA Radiation Verification (Each Wafer) Method 1019,
4 Samples/Wafer, 0 Rejects
100% Nondestructive Bond Pull, Method 2023
Sample - Wire Bond Pull Monitor, Method 2011
Sample - Die Shear Monitor, Method 2019 or 2027
100% Internal Visual Inspection, Method 2010, Condition A
100% Temperature Cycle, Method 1010, Condition C,
10 Cycles
100% Constant Acceleration, Method 2001, Condition per
Method 5004
100% PIND, Method 2020, Condition A
100% External Visual
100% Serialization
100% Initial Electrical Test (T0)
100% Static Burn-In 1, Condition A or B, 24 hrs. min.,
+125
o
C min., Method 1015
100% Interim Electrical Test 1 (T1)
100% Delta Calculation (T0-T1)
100% Static Burn-In 2, Condition A or B, 24 hrs. min.,
+125
o
C min., Method 1015
100% Interim Electrical Test 2 (T2)
100% Delta Calculation (T0-T2)
100% PDA 1, Method 5004 (Notes 1and 2)
100% Dynamic Burn-In, Condition D, 240 hrs., +125
o
C or
Equivalent, Method 1015
100% Interim Electrical Test 3 (T3)
100% Delta Calculation (T0-T3)
100% PDA 2, Method 5004 (Note 2)
100% Final Electrical Test
100% Fine/Gross Leak, Method 1014
100% Radiographic, Method 2012 (Note 3)
100% External Visual, Method 2009
Sample - Group A, Method 5005 (Note 4)
100% Data Package Generation (Note 5)
NOTES:
1. Failures from Interim electrical test 1 and 2 are combined for determining PDA 1.
2. Failures from subgroup 1, 7, 9 and deltas are used for calculating PDA. The maximum allowable PDA = 5% with no more than 3% of the
failures from subgroup 7.
3. Radiographic (X-Ray) inspection may be performed at any point after serialization as allowed by Method 5004.
4. Alternate Group A testing may be performed as allowed by MIL-STD-883, Method 5005.
5. Data Package Contents:
Cover Sheet (Intersil Name and/or Logo, P.O. Number, Customer Part Number, Lot Date Code, Intersil Part Number, Lot Number, Quan-
tity).
Wafer Lot Acceptance Report (Method 5007). Includes reproductions of SEM photos with percent of step coverage.
GAMMA Radiation Report. Contains Cover page, disposition, Rad Dose, Lot Number, Test Package used, Specification Numbers, Test
equipment, etc. Radiation Read and Record data on file at Intersil.
X-Ray report and film. Includes penetrometer measurements.
Screening, Electrical, and Group A attributes (Screening attributes begin after package seal).
Lot Serial Number Sheet (Good units serial number and lot number).
Variables Data (All Delta operations). Data is identified by serial number. Data header includes lot number and date of test.
The Certificate of Conformance is a part of the shipping invoice and is not part of the Data Book. The Certificate of Conformance is signed
by an authorized Quality Representative.
Spec Number
518601
17
All Intersil semiconductor products are manufactured, assembled and tested under ISO9000 quality systems certification.
Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design and/or specifications at any time without
notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate
and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which
may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.
For information regarding Intersil Corporation and its products, see web site http://www.intersil.com
HCTS109MS
AC Timing Diagrams
VS
INPUT
OUTPUT
OUTPUT
TTHL
80%
20%
80%
20%
VIH
VIL
VOH
VOL
VOH
VOL
TPLH
TPHL
VS
TTLH
AC VOLTAGE LEVELS
PARAMETER
HCTS
UNITS
VCC
4.50
V
VIH
3.00
V
VS
1.30
V
VIL
0
V
GND
0
V
Pulse Width, Setup, Hold Timing Diagram Positive Edge Trigger
AC Load Circuit
TW
TH
VS
TSU
INPUT
VIH
VIL
INPUT CP
VIH
VIL
TW
VS
TH = HOLD TIME
TSU = SETUP TIME
TW = PULSE WIDTH
VOLTAGE LEVELS
PARAMETER
HCTS
UNITS
VCC
4.50
V
VIH
3.00
V
VS
1.30
V
VIL
0
V
GND
0
V
DUT
TEST
CL
RL
POINT
CL = 50pF
RL = 500
Spec Number
518601
18
HCTS109MS
Die Characteristics
DIE DIMENSIONS:
89 x 88 mils
2.25 X 2.24mm
METALLIZATION:
Type: AlSi
Metal Thickness: 11k
1k
GLASSIVATION:
Type: SiO
2
Thickness: 13k
2.6k
WORST CASE CURRENT DENSITY:
<2.0 x 10
5
A/cm
2
BOND PAD SIZE:
100
m x 100
m
4 mils x 4 mils
Metallization Mask Layout
HCTS109MS
NOTE: The die diagram is a generic plot form a similar HCS device. It is intended to indicate approximate die size and bond pad location.
The mask series for the HCTS109 is TA14440A.
R1
(1)
J1
(2)
K1 (3)
CP1 (4)
S1 (5)
Q1 (6)
Q1 (7)
GND
(8)
Q2
(9)
Q2
(10)
(11) S2
(12) CP2
(13) K2
(14) J2
(15) R2
VCC
(16)
Spec Number
518601