ChipFind - документация

Электронный компонент: DS1250W-150

Скачать:  PDF   ZIP
1 of 11
103102
FEATURES
10 years minimum data retention in the
absence of external power
Data is automatically protected during power
loss
Replaces 512k x 8 volatile static RAM,
EEPROM or Flash memory
Unlimited write cycles
Low-power CMOS
Read and write access times as fast as 100ns
Lithium energy source is electrically
disconnected to retain freshness until power is
applied for the first time
Optional industrial temperature range of -
40
C to +85C, designated IND
JEDEC standard 32-pin DIP package
PowerCap
Module (PCM) package
Directly surface-mountable module
Replaceable snap-on PowerCap provides
lithium backup battery
Standardized pinout for all nonvolatile
SRAM products
Detachment feature on PCM allows easy
removal using a regular screwdriver
PowerCap
is a registered trademark of Dallas
Semiconductor.
PIN ASSIGNMENT
PIN DESCRIPTION
A0 - A18
- Address Inputs
DQ0 - DQ7
- Data In/Data Out
CE
- Chip Enable
WE
- Write Enable
OE
- Output Enable
V
CC
- Power (+3.3V)
GND -
Ground
NC
- No Connect
DS1250W
3.3V 4096k Nonvolatile SRAM
www.maxim-ic.com
13
1
2
3
4
5
6
7
8
9
10
11
12
14
31
32-Pin Encapsulated Package
740-Mil Extended
A14
A7
A5
A4
A3
A2
A1
A0
DQ1
DQ0
V
CC
A15
A17
WE
A13
A8
A9
A11
OE
A10
CE
DQ7
DQ5
DQ6
32
30
29
28
27
26
25
24
23
22
21
19
20
A16
A12
A6
A18
DQ2
GND
15
16
18
17
DQ4
DQ3
WE
NC
A15
A16
NC
V
CC
OE
CE
DQ7
DQ6
DQ5
DQ4
DQ3
DQ2
DQ1
DQ0
GND
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
A17
A14
33
32
31
30
29
28
27
26
25
24
23
22
21
20
19
18
A13
A12
A11
A10
A9
A8
A7
A6
A5
A4
A3
A2
A1
A0
34
A18
GND V
BAT
34-Pin PowerCap Module (PCM)
(Uses DS9034PC PowerCap)
DS1250W
2 of 11
DESCRIPTION
The DS1250W 3.3V 4096k Nonvolatile SRAM is a 4,194,304-bit, fully static, nonvolatile SRAM
organized as 524,288 words by 8 bits. Each NV SRAM has a self-contained lithium energy source and
control circuitry, which constantly monitors V
CC
for an out-of-tolerance condition. When such a condition
occurs, the lithium energy source is automatically switched on and write protection is unconditionally
enabled to prevent data corruption. DIP-package DS1250W devices can be used in place of existing 512k
x 8 static RAMs directly conforming to the popular bytewide 32-pin DIP standard. DS1250W devices in
the PowerCap Module package are directly surface mountable and are normally paired with a DS9034PC
PowerCap to form a complete Nonvolatile SRAM module. There is no limit on the number of write
cycles that can be executed and no additional support circuitry is required for microprocessor interfacing.
READ MODE
The DS1250W executes a read cycle whenever
WE
(Write Enable) is inactive (high) and
CE
(Chip
Enable) and
OE
(Output Enable) are active (low). The unique address specified by the 19 address inputs
(A
0
- A
18
) defines which of the 524,288 bytes of data is to be accessed. Valid data will be available to the
eight data output drivers within t
ACC
(Access Time) after the last address input signal is stable, providing
that
CE
and
OE
(Output Enable) access times are also satisfied. If
OE
and
CE
access times are not
satisfied, then data access must be measured from the later-occurring signal (
CE
or
OE
) and the limiting
parameter is either t
CO
for
CE
or t
OE
for
OE
rather than address access.
WRITE MODE
The DS1250W executes a write cycle whenever the
WE
and
CE
signals are active (low) after address
inputs are stable. The later-occurring falling edge of
CE
or
WE
will determine the start of the write cycle.
The write cycle is terminated by the earlier rising edge of
CE
or
WE
. All address inputs must be kept
valid throughout the write cycle.
WE
must return to the high state for a minimum recovery time (t
WR
)
before another cycle can be initiated. The
OE
control signal should be kept inactive (high) during write
cycles to avoid bus contention. However, if the output drivers are enabled (
CE
and
OE
active) then
WE
will disable the outputs in t
ODW
from its falling edge.
DATA RETENTION MODE
The DS1250W provides full functional capability for V
CC
greater than 3.0 volts and write protects by 2.8
volts. Data is maintained in the absence of V
CC
without any additional support circuitry. The nonvolatile
static RAMs constantly monitor V
CC
. Should the supply voltage decay, the NV SRAMs automatically
write protect themselves, all inputs become "don't care," and all outputs become high-impedance. As V
CC
falls below approximately 2.5 volts, a power switching circuit connects the lithium energy source to
RAM to retain data. During power-up, when V
CC
rises above approximately 2.5 volts, the power
switching circuit connects external V
CC
to RAM and disconnects the lithium energy source. Normal
RAM operation can resume after V
CC
exceeds 3.0 volts.
FRESHNESS SEAL
Each DS1250W device is shipped from Dallas Semiconductor with its lithium energy source
disconnected, guaranteeing full energy capacity. When V
CC
is first applied at a level greater than 3.0
volts, the lithium energy source is enabled for battery back-up operation.
PACKAGES
The DS1250W is available in two packages: 32-pin DIP and 34-pin PowerCap Module (PCM). The 32-
pin DIP integrates a lithium battery, an SRAM memory and a nonvolatile control function into a single
package with a JEDEC-standard 600-mil DIP pinout. The 34-pin PowerCap Module integrates SRAM
DS1250W
3 of 11
memory and nonvolatile control into a module base along with contacts for connection to the lithium
battery in the DS9034PC PowerCap. The PowerCap Module package design allows a DS1250W PCM
device to be surface mounted without subjecting its lithium backup battery to destructive high-
temperature reflow soldering. After a DS1250W module base is reflow soldered, a DS9034PC PowerCap
is snapped on top of the base to form a complete Nonvolatile SRAM module. The DS9034PC is keyed to
prevent improper attachment. DS1250W module bases and DS9034PC PowerCaps are ordered separately
and shipped in separate containers. See the DS9034PC data sheet for further information.
ABSOLUTE MAXIMUM RATINGS*
Voltage on Any Pin Relative to Ground
-0.3V to +4.6V
Operating Temperature
0C to 70C, -40C to +85C for IND parts
Storage Temperature
-40C to +70C, -40C to +85C for IND parts
Soldering Temperature
260C for 10 seconds
* This is a stress rating only and functional operation of the device at these or any other conditions
above those indicated in the operation sections of this specification is not implied. Exposure to
absolute maximum rating conditions for extended periods of time may affect reliability.
RECOMMENDED DC OPERATING CONDITIONS
(t
A
: See Note 10)
PARAMETER
SYMBOL
MIN
TYP
MAX
UNITS NOTES
Power Supply Voltage
V
CC
3.0
3.3
3.6
V
Logic 1
V
IH
2.2
V
CC
V
Logic 0
V
IL
0.0
+0.4
V
DC ELECTRICAL CHARACTERISTICS (t
A
: See Note 10) (V
CC
=3.3V
0.3V)
PARAMETER
SYMBOL
MIN
TYP
MAX
UNITS NOTES
Input Leakage Current
I
IL
-1.0
+1.0
mA
I/O Leakage Current
CE
V
IH
V
CC
I
IO
-1.0
+1.0
mA
Output Current @ 2.2V
I
OH
-1.0
mA
Output Current @ 0.4V
I
OL
2.0
mA
Standby Current
CE
=2.2V
I
CCS1
50
250
mA
Standby Current
CE
=V
CC
-0.2V
I
CCS2
30
150
mA
Operating Current
I
CCO1
50
mA
Write Protection Voltage
V
TP
2.8
2.9
3.0
V
CAPACITANCE
(
t
A
=25
C)
PARAMETER
SYMBOL
MIN
TYP
MAX
UNITS NOTES
Input Capacitance
C
IN
5
10
pF
Input/Output Capacitance
C
I/O
5
10
pF
DS1250W
4 of 11
AC ELECTRICAL CHARACTERISTICS (t
A
: See Note 10) (V
CC
=3.3V
0.3V)
DS1250W-100
DS1250W-150
PARAMETER
SYMBOL
MIN
MAX
MIN
MAX
UNITS
NOTES
Read Cycle Time
t
RC
100
150
ns
Access Time
t
ACC
100
150
ns
OE
to Output Valid
t
OE
50
70
ns
CE
to Output Valid
t
CO
100
150
ns
OE
or
CE
to Output Active
t
COE
5
5
ns
5
Output High Z from Deselection
t
OD
35
35
ns
5
Output Hold from Address Change
t
OH
5
5
ns
Write Cycle Time
t
WC
100
150
ns
Write Pulse Width
t
WP
75
100
ns
3
Address Setup Time
t
AW
0
0
ns
Write Recovery Time
t
WR1
t
WR2
5
20
5
20
ns
12
13
Output High Z from
WE
t
ODW
35
35
ns
5
Output Active from
WE
t
OEW
5
5
ns
5
Data Setup Time
t
DS
40
60
ns
4
Data Hold Time
t
DH1
t
DH2
0
20
0
20
ns
12
13
READ CYCLE
SEE NOTE 1
DS1250W
5 of 11
WRITE CYCLE 1
SEE NOTES 2, 3, 4, 6, 7, 8, AND 12
WRITE CYCLE 2
SEE NOTES 2, 3, 4, 6, 7, 8, AND 12