ChipFind - документация

Электронный компонент: 23L6411-10

Скачать:  PDF   ZIP
1
P/N:PM0407
REV. 3.0, NOV. 22, 2002
FEATURES
Bit organization
- 8M x 8 (byte mode)
- 4M x 16 (word mode)
Fast access time
- Random access: 100ns (max.)
- Page access: 30ns (max.)
Page Size
- 8 words per page
Current
- Operating: 50mA
- Standby: 15uA (max.)
Supply voltage
- 2.7V~3.6V
Package
- 44 pin SOP (500 mil)
- 48 pin TSOP (12mm x 20mm)
ORDER INFORMATION
Part No.
Access Page Access Package
Time
Time
MX23L6411MC-12 120ns
50ns
44 pin SOP
MX23L6411TC-12 120ns
50ns
48 pin TSOP
MX23L6411RC-12 120ns
50ns
48 pin TSOP
(Reverse type)
MX23L6411MC-10 100ns
30ns
44 pin SOP
MX23L6411TC-10 100ns
30ns
48 pin TSOP
MX23L6411RC-10 100ns
30ns
48 pin TSOP
(Reverse type)
PIN DESCRIPTION
Symbol
Pin Function
A0~A21
Address Inputs
D0~D14
Data Outputs
D15/A-1
D15 (Word Mode) / LSB Address (Byte
Mode)
CE
Chip Enable Input
OE
Output Enable Input
Byte
Word / Byte Mode Selection
VCC
Power Supply Pin
VSS
Ground Pin
NC
No Connection
MODE SELECTION
CE OE Byte D15/A-1 D0~D7 D8~D15 Mode
Power
H
X
X
X
High Z
High Z
-
Stand-by
L
H
X
X
High Z
High Z
-
Active
L
L
H
Output
D0~D7 D8~D15 Word
Active
L
L
L
Input
D0~D7
High Z
Byte
Active
PIN CONFIGURATION
44 SOP
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
24
23
A21
A18
A17
A7
A6
A5
A4
A3
A2
A1
A0
CE
VSS
OE
D0
D8
D1
D9
D2
D10
D3
D11
A20
A19
A8
A9
A10
A11
A12
A13
A14
A15
A16
BYTE
VSS
D15/A-1
D7
D14
D6
D13
D5
D12
D4
VCC
MX23L6411
MX23L6411
64M-BIT (8M x 8 / 4M x 16) Mask ROM with Page Mode
2
P/N:PM0407
REV. 3.0, NOV. 22, 2002
MX23L6411
48 TSOP (NORMAL TYPE)
48 TSOP (REVERSE TYPE)
BYTE
A16
A15
A14
A13
A12
A11
A10
A9
A8
A19
A21
A20
A18
A17
A7
A6
A5
A4
A3
A2
A1
A0
CE
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
VSS
VSS
D15/A-1
D7
D14
D6
D13
D5
D12
D4
VCC
VCC
NC
D11
D3
D10
D2
D9
D1
D8
D0
OE
VSS
VSS
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
MX23L6411
BYTE
A16
A15
A14
A13
A12
A11
A10
A9
A8
A19
A21
A20
A18
A17
A7
A6
A5
A4
A3
A2
A1
A0
CE
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
VSS
VSS
D15/A-1
D7
D14
D6
D13
D5
D12
D4
VCC
VCC
NC
D11
D3
D10
D2
D9
D1
D8
D0
OE
VSS
VSS
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
MX23L6411
3
P/N:PM0407
REV. 3.0, NOV. 22, 2002
MX23L6411
BLOCK DIAGRAM
Address
Buffer
Memory
Array
Page
Buffer
Page
Decoder
Word/
Byte
Output
Buffer
D0
D15/(D7)
A3
A21
A0/(A-1)
A2
CE
BYTE
OE
ABSOLUTE MAXIMUM RATINGS
Item
Symbol
Ratings
Supply Voltage Relative to VSS
VCC
-0.3V to 4.3V
Voltage on any Pin Relative to VSS
VIN
-0.5V to VCC + 2V
Ambient Operating Temperature
Topr
0
C to 70
C
Storage Temperature
Tstg
-65
C to 125
C
4
P/N:PM0407
REV. 3.0, NOV. 22, 2002
MX23L6411
DC CHARACTERISTICS (Ta = 0
C ~ 70
C, VCC = 2.7V~3.6V)
Item
Symbol
MIN.
MAX.
Conditions
Output High Voltage
VOH
2.4V
-
IOH = -0.4mA
Output Low Voltage
VOL
-
0.4V
IOL = 1.6mA
Input High Voltage
VIH
2.2V
VCC+0.3V
Input Low Voltage
VIL
-0.3V
0.8V
Input Leakage Current
ILI
-
5uA
0V, VCC
Output Leakage Current
ILO
-
5uA
0V, VCC
Operating Current
ICC1
-
50mA
f=5MHz, all output open
Standby Current (TTL)
ISTB1
-
1mA
CE = VIH
Standby Current (CMOS)
ISTB2
-
15uA
CE>VCC-0.2V
Input Capacitance
CIN
-
10pF
Ta = 25
C, f = 1MHZ
Output Capacitance
COUT
-
10pF
Ta = 25
C, f = 1MHZ
AC CHARACTERISTICS (Ta = 0
C ~ 70
C, VCC = 2.7V~3.6V)
Item
Symbol
23L6411-10
23L6411-12
MIN.
MAX.
MIN.
MAX.
Read Cycle Time
tRC
100ns
-
120ns
-
Address Access Time
tAA
-
100ns
-
120ns
Chip Enable Access Time
tACE
-
100ns
-
120ns
Page Mode Access Time
tPA
-
30ns
-
50ns
Output Enable Time
tOE
-
30ns
-
50ns
Output Hold After Address
tOH
0ns
-
0ns
-
Output High Z Delay
tHZ
-
20ns
-
20ns
Note:Output high-impedance delay (tHZ) is measured from
OE or CE going high, and this parameter guaranteed by
design over the full voltage and temperature operating
range - not tested.
5
P/N:PM0407
REV. 3.0, NOV. 22, 2002
MX23L6411
AC Test Conditions
Input Pulse Levels
0.4V~ 2.4V
Input Rise and Fall Times
10ns
Input Timing Level
1.4V
Output Timing Level
1.4V
Output Load
See Figure
Note:No output loading is present in tester load board.
Active loading is used and under software programming control.
Output loading capacitance includes load board's and all stray capacitance.
DOUT
C<100pF
IOL (load)=1.6mA
IOH (load)=-0.4mA
TIMING DIAGRAM
RANDOM READ
PAGE READ
A3-A21
(A-1),A0,A1,A2
DATA
Note: CE, OE are enable.
Page size is 8 words in 16-bit mode, 16 bytes in 8-bit mode.
VALID ADD
VALID
1'st ADD
2'nd ADD
tPA
tAA
3'rd ADD
VALID
VALID
tACE
tAA
tOH
tHZ
ADD
ADD
ADD
ADD
CE#
OE#
DATA
VALID
VALID
VALID
tRC
tOE