ChipFind - документация

Электронный компонент: M1T2HT18FL64E

Скачать:  PDF   ZIP
High Speed Flow-through 2-Mbit (32Kx64)
Standard 1T-SRAM
Embedded Memory Macro
M1T2HT18FL64E
M1T2HT18FL64E Rev 1_02
Page 1
2001 MoSys Inc., All Rights Reserved, 1020 Stewart Drive, Sunnyvale, CA 94085
High Speed 1T-SRAM Standard Macro
100 MHz operation
1-Clock cycle time
Flow-through read access timing
Late write mode timing
64-Bit wide data buses
Byte Write Enables
Simple standard SRAM interface
Fast
delivery
Ultra-Dense Memory
7.2mm
2
size per macro instance
Redundancy & fuses included in macro area
Silicon-Proven 1T-SRAM Technology
Qualification programs completed
Products in volume production
High Yield and Reliability
Built-in redundancy for enhanced yield
Standard Logic Process
TSMC 0.18m CL018G process
Logic design rules
Uses 4 metal layers
Routing over macro possible in layers 5+
Power
Single voltage 1.8V Supply
Low power consumption

General Description
The M1T2HT18FL64E is a 2Mbit (2,169,152 bits), high speed, embedded 1T-SRAM macro. The
M1T2HT18FL64E is organized as 32K(32,768) words of 64 bits. The macro employs a flowthrough read timing
interface with late write timing. Write control over individual bytes in the input data is achieved through the use
of the byte write enable (bweb) input signals. The M1T2HT18FL64E macro is implemented using MoSys 1T-
SRAM technology, resulting in extremely high density and performance.
High Speed Flow-through 2-Mbit (32Kx64)
Standard 1T-SRAM
Embedded Memory Macro
M1T2HT18FL64E
M1T2HT18FL64E Rev 1_02
Page 2
2001 MoSys Inc., All Rights Reserved, 1020 Stewart Drive, Sunnyvale, CA 94085
Memory Interface Signal List
Signal Name
Valid
Logic Direction
Description
adr[14:0]
Positive clk edge
Positive
Input
Memory address
bweb[7:0]
Positive clk edge
Negative
Input
Memory byte write enables
bweb[n] = 0 enables data write
bweb[n] = 1 disables data write
bweb[7] controls writing of din[63:56]
bweb[6] controls writing of din[55:48]
bweb[5] controls writing of din[47:40]
...
bweb[0] controls writing of din[7:0]
rdb
Positive clk edge
Negative
Input
Memory read
wrb
Positive clk edge
Negative
Input
Memory write
din[63:0]
Positive clk edge
Positive
Input
Memory data in bus
dout[63:0]
Positive clk edge
Positive
Output
Memory data out bus
rstb
Positive clk edge
Negative
Input
Memory initialization reset
clk Clock
Positive
Input
Memory
Clock
mvddcore
Memory core supply voltage
mvsscore
Memory core ground
mvdd
Memory interface supply voltage
mvss
Memory interface ground
Operating Conditions
Symbol Parameter Condition
Min
Max
Units
VDD
Supply Voltage Range (1.8V
10%) Operating
1.62
1.98
V
TJ Junction
Temperature
Nominal
VDD
0 125
C
tCYC Cycle
Time
Operating
5.0 33.3*
ns.
tCKH Clock
High
Operating
0.45*tCYC
0.55*tCYC
ns.
tCKL Clock
Low
Operating
0.45*tCYC
0.55*tCYC
ns.
Note: Minimum clock frequency limit adjustable to meet system timing requirements
Power Requirements
Symbol Condition Current
per Instance
Units
IDD1
Operating current, V
DD
=1.8V, clock frequency = 100MHz,
output not loaded, memory accessed every clock
0.85 mA/MHz
IDD2
Standby current, V
DD
=1.8V, clock frequency =100MHz,
memory not accessed
0.35 mA/MHz
Input Loading
Symbol
Condition
Load Capacitance
Units
CDIN
din signal input loading
0.1
pF
CADR
adr signal input loading
0.1
pF
CCTL
rdb, wrb and bweb signal input loading
0.1
pF
CCLK
clk signal input loading
1.0
pF
High Speed Flow-through 2-Mbit (32Kx64)
Standard 1T-SRAM
Embedded Memory Macro
M1T2HT18FL64E
M1T2HT18FL64E Rev 1_02
Page 3
2001 MoSys Inc., All Rights Reserved, 1020 Stewart Drive, Sunnyvale, CA 94085
AC Timing Characteristics
All times in nanoseconds
Bolded numbers reflect worst case design parameters
Parameter
Description
Condition
Slow
Typical
Fast
tAS
Address Setup
Min.
1.0
0.8 0.6
tAH Address
Hold
Min. 0.5
0.4 0.3
tCS Control
Setup
Min. 1.0
0.8 0.6
tCH Control
Hold
Min. 0.5
0.4 0.3
tDS
Write Data Setup
Min.
1.0
0.8 0.6
tDH
Write Data Hold
Min.
0.5
0.4 0.3
tKQ
Clock to Data Valid
Max.
7.0
6.0 5.0
tKQE
Data valid extrinsic delay per pF
Max.
0.8
0.6 0.4
tKQX
Clock to Data not valid
Min.
0.8
0.6
0.5
































General AC Timing
clk
adr
bweb
dout
tCYC
tCKL tCKH
A
WR/RD
wD
tKQ
tAS
tAH
tDH
tDS
control
tCS
tCH
din
rD
tKQX
High Speed Flow-through 2-Mbit (32Kx64)
Standard 1T-SRAM
Embedded Memory Macro
M1T2HT18FL64E
M1T2HT18FL64E Rev 1_02
Page 4
2001 MoSys Inc., All Rights Reserved, 1020 Stewart Drive, Sunnyvale, CA 94085
Memory macro implements a synchronous reset to force state machines into a known state after power-up.
This reset does not clear the memory contents. The clock must be running for at least two cycles before the
Reset (rstb) signal will be correctly sampled as shown above. The Reset (rstb) signal must be active for at
least ten (10) clock periods to initialize all internal circuitry. Independent of the Reset (rstb) signal, after power
has stabilized to a voltage within the operating specification and the clock is operating within its timing
specifications, there must be at least 128 clock cycles before any read or write access.

clk
rdb or wrb
rstb
>10 clk
>128 clk

Initialization Timing

High Speed Flow-through 2-Mbit (32Kx64)
Standard 1T-SRAM
Embedded Memory Macro
M1T2HT18FL64E
M1T2HT18FL64E Rev 1_02
Page 5
2001 MoSys Inc., All Rights Reserved, 1020 Stewart Drive, Sunnyvale, CA 94085

O
PERATION
T
RUTH
T
ABLE
rdb wrb
Operation
0 0
Illegal
0 1
Read
1 0
Write
1 1
Nop
F
UNCTIONAL
O
PERATION

Address and command clocked in by rising clock edge. Both read and write data transfer occur in the same
clock cycle. This particular standard macro uses user-managed refresh hiding. Consult factory for options.








Single Cycle Read Timing
Single Cycle Write Timing