ChipFind - документация

Электронный компонент: N74F3893A

Скачать:  PDF   ZIP
Philips
Semiconductors
74F3893
Quad futurebus backplane transceiver
Product specification
IC15 Data Handbook
1991 Jan 18
INTEGRATED CIRCUITS
Philips Semiconductors
Product specification
74F3893
Quad Futurebus backplane transceiver
2
January 18, 1991
853-1397 01496
FEATURES
Quad backplane transceiver
Drives heavily loaded backplanes with equivalent load
impedances down to 10 ohms
Futurebus drivers sink 100mA
Reduced voltage swing (1 volt) produces less noise and
reduces power consumption
High speed operation enhances performance of backplane
buses and facilitates incident wave switching
Compatible with IEEE 896 and IEEE 1194.1 Futurebus
Standards
Builtin precision bandgap (BG) reference provides
accurate receiver thresholds and improved noise immunity
Glitchfree power up/power down operation on all outputs
Pin and function compatible with NSC DS3893
DESCRIPTION
The 74F3893 is a quad backplane transceivers and is
intended to be used in very high speed bus systems.
The 74F3893 interfaces to `Backplane Transceiver Logic'
(BTL). BTL features a reduced (1V to 2V) voltage swing for
lower power consumption and a series diode on the drivers
to reduce capacitive loading (< 5pF).
Incident wave switching is employed, therefore BTL
propagation delays are short. Although the voltage swing is
much less for BTL, so is its receiver threshold region,
therefore noise margins are excellent.
BTL offers low power consumption, low ground bounce, EMI
and crosstalk, low capacitive loading, superior noise margin
and low propagation delays. This results in a high
bandwidth, reliable backplane.
T
he 74F3893 has four TTL outputs (Rn) on the receiver
side with a common receiver enable input (RE). It has four
data inputs (Dn) which are also TTL. These data inputs are
NANDed with the data enable input (DE). The four I/O pins
(bus side) are futurebus compatible, sink a minimum of
100mA, and are designed to drive heavily loaded
backplanes with load impedances as low as 10 ohms. All
outputs are designed to be glitchfree during power up and
down.
TYPE
TYPICAL
PROPAGATION DELAY
TYPICAL SUPPLY
CURRENT( TOTAL)
74F3893
3.0ns
55mA
ORDERING INFORMATION
ORDER CODE
DESCRIPTION
COMMERCIAL RANGE
V
CC
= 5V
10%,
T
amb
= 0
C to +70
C
PKG DWG #
20-pin PLCC
N74F3893A
SOT380-1
INPUT AND OUTPUT LOADING AND FAN OUT TABLE
PINS
DESCRIPTION
74F (U.L.)
HIGH/LOW
LOAD VALUE
HIGH/LOW
D0 D3
Data inputs
1.0/0.067
20
A/40
A
DE
Data enable input
1.0/0.33
20
A/200
A
RE
Receiver enable input
1.0/0.067
20
A/40
A
I/O0 I/O3
Bus inputs
5.0/0.033
100
A/20
A
I/O0 I/O3
Bus outputs
OC/166.7
OC/100mA
R0 R7
Receiver outputs
150/40
3mA/24mA
Notes to input and output loading and fan out table
One (1.0) FAST unit load is defined as: 20
A in the high state and 0.6mA in the low state.
OC= Open collector.
Philips Semiconductors
Product specification
74F3893
Quad Futurebus backplane transceiver
January 18, 1991
3
PIN CONFIGURATION
3
2
1
20
19
18
17
16
15
14
8
7
6
5
13
12
11
10
9
4
PLCC
D1
R1
LOGIC GND
D2
R2
VCC
BG
GND
D0
R0
RE
DE
R3
D3
I/O0
I/O1
BUS GND
I/O2
I/O3
BUS
GND
BUS
GND
SF00573
LOGIC SYMBOL
DE
RE
2 4 7 9
D0 D1 D2 D3
I/O0 I/O1 1/O2 I/O3
R0 R1 R2 R3
V
CC
= Pin 1,
LOGIC GND = Pin 8
BUS GND = Pin 13, 16, 19
BG GND = Pin 20
18 17 15 14
3 5 8 10
11
12
SF00574
IEC/IEEE SYMBOL
2
1D
3
18
5
17
7
15
9
14
2
4
7
9
11
12
EN1
EN2
SF00575
FUNCTION TABLE
INPUTS
INPUT/
OUT-
PUT
OUT-
PUT
OPERATING
DE
RE
Dn
I/On
Rn
MODE
H
L
L
H
L
Transmit to bus
H
L
H
L
H
H
H
Dn
Dn
Z
Receiver 3state,
L
H
X
H
Z
transmit to bus
L
L
X
H
L
Receive, I/On = inputs
L
L
X
L
H
Notes to function table
1. H = High voltage level
2. L
= Low voltage level
3. X = Don't care
4. Z = High impedance "off" state
LOGIC DIAGRAM
V
CC
= Pin 1
LOGIC GND = Pin 6
BUS GND = Pin 13, 16, 19
BG GND = Pin 20
2
3
5
8
10
18
12
14
D0
R0
R1
R2
R3
I/O0
RE
I/O3
SF00576
D1
4
7
9
11
D2
D3
DE
I/O2
15
I/O1
17
Philips Semiconductors
Product specification
74F3893
Quad Futurebus backplane transceiver
January 18, 1991
4
ABSOLUTE MAXIMUM RATINGS
(Operation beyond the limit set forth in this table may impair the useful life of the device. Unless otherwise noted these limits are over the
operating free air temperature range.)
SYMBOL
PARAMETER
RATING
UNIT
V
CC
Supply voltage
1.5 to +6.5
V
V
IN
Input voltage
1.5 to +6.5
V
I
IN
Input current
30 to +5
mA
V
OUT
Voltage applied to output in high output state
0.5 to 5.5
V
I
OUT
Current applied to output in low output state
200
mA
T
amb
Operating free air temperature range
0 to +70
C
T
stg
Storage temperature range
65 to +150
C
RECOMMENDED OPERATING CONDITIONS
LIMITS
SYMBOL
PARAMETER
MIN
NOM
MAX
UNIT
V
CC
Supply voltage
4.5
5.0
5.5
V
V
IH
Highlevel input voltage
Dn, DE, RE
2.0
V
V
IL
Lowlevel input voltage
0.8
V
I
Ik
Input clamp current
18
mA
V
TH
Bus input threshold
I/On only
1.475
1.55
1.625
mA
I
OH
Highlevel output current
Rn only
3
mA
I
OL
Lowlevel output current
100
mA
T
amb
Operating free air temperature
range
0
+70
C
Philips Semiconductors
Product specification
74F3893
Quad Futurebus backplane transceiver
January 18, 1991
5
DC ELECTRICAL CHARACTERISTICS
(Over recommended operating free-air temperature range unless otherwise noted.)
SYMBOL
PARAMETER
TEST
LIMITS
UNIT
CONDITIONS
1
MIN
TYP
2
MAX
I
OH
Highlevel output current
I/On
V
CC
= MAX, V
IL
= MAX, V
IH
= MIN, V
OH
= 1.5V
10
100
A
V
OH
High-level output voltage
Rn
V
CC
= MAX, V
IL
= 1.3V, RE = 0.8V, I
OH
= MAX
2.5
V
V
OHB
High-level output bus voltage
I/On
V
CC
= MAX, Dn = DE = 0.8V, V
T
= 2.0V,
R
T
= 10
, RE = 2.0V
2.5
V
V
OL
Low-level output voltage
Rn
V
CC
= MIN, V
IN
= 1.8V, RE = 0.8V, I
OL
= 6mA
0.35
0.5
V
V
OLB
Low-level output
I/On
Dn = DE = V
IH
, I
OL
= 100mA
0.75
1.0
1.2
V
bus voltage
Dn = DE = V
IH
, I
OL
= 80mA
0.75
1.0
1.1
V
V
OCB
Driver output positive
I/On
V
CC
= MAX or 0V,
I/On = 1mA
1.9
2.9
V
clamp voltage
Dn = DE = 0.8V, RE = 2.0V
I/On = 10mA
2.3
3.2
V
V
IK
Input clamp voltage
V
CC
= MIN, I
I
=I
IK
0.73
-1.2
V
I
I
Input current at maximum input voltage
V
CC
= MAX, V
I
= 7.0V, DE = RE = Dn = V
CC
100
A
I
IH
Highlevel input current
Dn, RE, DE
V
CC
= MAX, DE = RE = Dn =5.5V
20
A
I
IHB
Highlevel I/O bus current
(power off)
I/On
V
CC
= 0V, Dn = DE = 0.8V, I/On =1.2V, RE = 0V
100
A
I
IL
Lowlevel input current
Dn, RE
V
CC
= MAX, V
I
= 0.5V, DE = 4.5V
40
A
DE
V
CC
= MAX, V
I
= 0.5V, Dn = 4.5V
200
A
I
ILB
Lowlevel I/O bus current
(power on)
I/On
V
CC
= MAX, Dn = DE = 0.8V, I/On =0.75V,
RE = 0V
20
20
A
I
OZH
Offstate output current,
highlevel voltage applied
Rn
V
CC
= MAX, V
I
= 2.7V, RE = 2V
20
A
I
OZL
Offstate output current,
lowlevel voltage applied
V
CC
= MAX, V
I
= 0.5V, RE = 2V
20
A
I
OS
Short circuit output current
3
Rn
'F8
V
CC
= MAX
-60
-150
mA
I
CC
Supply current
4
(total)
V
CC
= MAX, (RE = V
IH
or V
IL
)
55
80
mA
Notes to DC electrical characteristics
1. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type.
2. All typical values are at V
CC
= 5V, T
amb
= 25
C.
3. Not more than one output should be shorted at a time. For testing I
OS
, the use of high-speed test apparatus and/or sample-and-hold
techniques are preferable in order to minimize internal heating and more accurately reflect operational values. Otherwise, prolonged shorting
of a high output may raise the chip temperature well above normal and thereby cause invalid readings in other parameter tests. In any
sequence of parameter tests, I
OS
tests should be performed last.
Philips Semiconductors
Product specification
74F3893
Quad Futurebus backplane transceiver
January 18, 1991
6
AC ELECTRICAL CHARACTERISTICS FOR DRIVER AND DRIVER ENABLE
LIMITS
T
amb
= +25
C
T
amb
= 0
C to +70
C
SYMBOL
PARAMETER
TEST
V
CC
= +5.0V
V
CC
= +5.0V
10%
UNIT
CONDITION
C
D
= 50pF, R
T
= 10
C
D
= 50pF, R
T
= 10
MIN
TYP
MAX
MIN
MAX
t
PLH
t
PHL
Propagation delay
Dn to I/On
Waveform 1
1.0
1.5
2.0
3.0
5.0
5.5
1.0
1.5
5.5
6.0
ns
t
PLH
t
PHL
Propagation delay
DE to I/On
Waveform 1
1.0
1.5
2.0
3.0
4.5
5.5
1.0
1.5
5.5
6.0
ns
t
TLH
t
THL
Dn to I/O transition time
10% to 90%, 90% to 10%
Waveform 1
1.0
1.0
4.0
4.0
1.0
1.0
5.0
5.0
ns
t
sk(o)
Skew between drivers in same package
1.0
ns
AC ELECTRICAL CHARACTERISTICS FOR RECEIVER
LIMITS
T
amb
= +25
C
T
amb
= 0
C to +70
C
SYMBOL
PARAMETER
TEST
V
CC
= +5.0V
V
CC
= +5.0V
10%
UNIT
CONDITION
C
L
= 50pF, R
L
= 1k
C
L
= 50pF, R
L
= 1k
MIN
TYP
MAX
MIN
MAX
t
PLH
t
PHL
Propagation delay
I/On
to Rn
Waveform 2
1.0
3.6
2.0
5.5
4.5
7.5
1.0
3.6
5.5
8.5
ns
AC ELECTRICAL CHARACTERISTICS FOR RECEIVER ENABLE
A PORT LIMITS
T
amb
= +25
C
T
amb
= 0
C to +70
C
SYMBOL
PARAMETER
TEST
V
CC
= +5.0V
V
CC
= +5.0V
10%
UNIT
CONDITION
C
L
= 50pF, R
L
= 500
C
L
= 50pF, R
L
= 500
MIN
TYP
MAX
MIN
MAX
t
PZH
t
PZL
Output enable time to high or low level,
RE to Rn
Waveform 3, 4
1.5
2.5
3.0
4.0
5.5
7.0
1.5
2.0
6.0
7.5
ns
t
PHZ
t
PLZ
Output disable time from high or low level,
RE
to Rn
Waveform 3, 4
1.5
1.5
3.0
3.0
5.5
5.5
1.0
1.0
6.5
6.0
ns
Philips Semiconductors
Product specification
74F3893
Quad Futurebus backplane transceiver
January 18, 1991
7
AC WAVEFORMS
VM
VM
VM
VM
I/On
DE, Dn
tPHL
tPLH
90%
10%
90%
10%
2V
tTLH
tTHL
SF00577
1V
Waveform 1. Propagation delay for driver
VM
VM
VM
VM
Rn
I/On
tPHL
tPLH
2V
SF00578
1V
Waveform 2. Propagation delay for receiver
VM
VM
VM
tPHZ
tPZH
VOH -0.3V
0V
RE
Rn
SF00579
Waveform 3. 3state output enable time to high level
and output disable time from high level
VM
VM
VM
tPLZ
tPZL
VOL +0.3V
RE
Rn
SF00580
Waveform 4. 3-state output enable time to low level
and output disable time from low level
Notes to AC waveforms
1. For all waveforms, V
M
= 1.5V.
2. The shaded areas indicate when the input is permitted to change for predictable output performance.
TEST CIRCUITS AND WAVEFORMS
tw
90%
VM
10%
90%
VM
10%
90%
VM
10%
90%
VM
10%
NEGATIVE
PULSE
POSITIVE
PULSE
tw
AMP (V)
Low V
Low V
tTHL (tf
)
INPUT PULSE REQUIREMENTS
rep. rate
t
w
t
TLH
t
THL
1MHz
500ns 2.5ns
2.5ns
Input pulse definition
VCC
family
D port
D.U.T.
PULSE
GENERATOR
RL
CL
RT
VIN
VOUT
Test circuit for 3state outputs on D port
DEFINITIONS:
R
L
= Load resistor; see AC electrical characteristics for value.
C
L
= Load capacitance includes jig and probe capacitance; see AC electrical characteristics for value.
R
U
= Pull up resistor; see AC Electrical Characteristics for value.
C
D
= Load capacitance includes jig and probe capacitance; see AC electrical characteristics for value.
R
T
= Termination resistance should be equal to Z
OUT
of pulse generators.
tTHL (tf
)
tTLH (tr
)
tTLH (tr
)
AMP (V)
amplitude
3.0V
1.5V
V
M
RL
7.0V
VCC
D.U.T.
PULSE
GENERATOR
CD
RT
VIN
VOUT
Test circuit for outputs on I/O port
RT
7.0V
1MHz
500ns
I/O port
2.0V
1.5V
4.0ns
4.0ns
Low V
0.0V
1.0V
SWITCH POSITION
TEST
SWITCH
closed
open
All other
t
PLZ
, t
PZL
SF00581
Philips Semiconductors
Product specification
74F3893
Quad futurebus backplane transceiver
1991 Jan 18
8
PLCC20:
plastic leaded chip carrier; 20 leads
SOT380-1
Philips Semiconductors
Product specification
74F3893
Quad futurebus backplane transceiver
1991 Jan 18
9
NOTES
Philips Semiconductors
Product specification
74F3893
Quad futurebus backplane transceiver
yyyy mmm dd
10
Definitions
Short-form specification -- The data in a short-form specification is extracted from a full data sheet with the same type number and title. For
detailed information see the relevant data sheet or data handbook.
Limiting values definition -- Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one
or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or
at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended
periods may affect device reliability.
Application information -- Applications that are described herein for any of these products are for illustrative purposes only. Philips
Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or
modification.
Disclaimers
Life support -- These products are not designed for use in life support appliances, devices or systems where malfunction of these products can
reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications
do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.
Right to make changes -- Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard
cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no
responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these
products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless
otherwise specified.
Philips Semiconductors
811 East Arques Avenue
P.O. Box 3409
Sunnyvale, California 940883409
Telephone 800-234-7381
Copyright Philips Electronics North America Corporation 1998
All rights reserved. Printed in U.S.A.
print code
Date of release: 10-98
Document order number:
9397-750-05206
Philips
Semiconductors
Data sheet
status
Objective
specification
Preliminary
specification
Product
specification
Product
status
Development
Qualification
Production
Definition
[1]
This data sheet contains the design target or goal specifications for product development.
Specification may change in any manner without notice.
This data sheet contains preliminary data, and supplementary data will be published at a later date.
Philips Semiconductors reserves the right to make chages at any time without notice in order to
improve design and supply the best possible product.
This data sheet contains final specifications. Philips Semiconductors reserves the right to make
changes at any time without notice in order to improve design and supply the best possible product.
Data sheet status
[1]
Please consult the most recently issued datasheet before initiating or completing a design.