ChipFind - документация

Электронный компонент: VT16500ADL

Скачать:  PDF   ZIP
Philips
Semiconductors
74LVT16500A
3.3V 18-bit universal bus transceiver
(3-State)
Product specification
Supersedes data of 1997 Jun 12
IC23 Data Handbook
1998 Feb 19
INTEGRATED CIRCUITS
Philips Semiconductors
Product specification
74LVT16500A
3.3V 18-bit universal bus transceiver (3-State)
2
1998 Feb 19
853-1789 18989
FEATURES
18-bit bidirectional bus interface
3-State buffers
Output capability: +64mA/-32mA
TTL input and output switching levels
Input and output interface capability to systems at 5V supply
Bus-hold data inputs eliminate the need for external pull-up
resistors to hold unused inputs
Live insertion/extraction permitted
Power-up reset
Power-up 3-State
No bus current loading when output is tied to 5V bus
Negative edge-triggered clock inputs
Latch-up protection exceeds 500mA per JEDEC JC40.2 Std 17
ESD protection exceeds 2000V per MIL STD 883 Method 3015
and 200V per Machine Model
DESCRIPTION
The 74LVT16500A is a high-performance BiCMOS product
designed for V
CC
operation at 3.3V.
This device is an 18-bit universal transceiver featuring non-inverting
3-State bus compatible outputs in both send and receive directions.
Data flow in each direction is controlled by output enable (OEAB and
OEBA), latch enable (LEAB and LEBA), and clock (CPAB and
CPBA) inputs. For A-to-B data flow, the device operates in the
transparent mode when LEAB is High. When LEAB is Low, the A
data is latched if CPAB is held at a High or Low logic level. If LEAB
is Low, the A-bus data is stored in the latch/flip-flop on the
High-to-Low transition of CPAB. When OEAB is High, the outputs
are active. When OEAB is Low, the outputs are in the
high-impedance state.
Data flow for B-to-A is similar to that of A-to-B but uses OEBA,
LEBA and CPBA. The output enables are complimentary (OEAB is
active High, and OEBA is active Low).
Active bus-hold circuitry is provided to hold unused or floating data
inputs at a valid logic level.
QUICK REFERENCE DATA
SYMBOL
PARAMETER
CONDITIONS
T
amb
= 25
C
TYPICAL
UNIT
t
PLH
t
PHL
Propagation delay
An to Bn or Bn to An
C
L
= 50pF;
V
CC
= 3.3V
1.9
ns
C
IN
Input capacitance (Control pins)
V
I
= 0V or 3.0V
3
pF
C
I/O
I/O pin capacitance
Outputs disabled; V
I/O
= 0V or 3.0V
9
pF
I
CCZ
Total supply current
Outputs disabled; V
CC
= 3.6V
70
A
ORDERING INFORMATION
PACKAGES
TEMPERATURE RANGE
OUTSIDE NORTH AMERICA
NORTH AMERICA
DWG NUMBER
56-Pin Plastic SSOP Type III
40
C to +85
C
74LVT16500A DL
VT16500A DL
SOT371-1
56-Pin Plastic TSSOP Type II
40
C to +85
C
74LVT16500A DGG
VT16500A DGG
SOT364-1
PIN DESCRIPTION
PIN NUMBER
SYMBOL
NAME AND FUNCTION
1
OEAB
A-to-B Output enable input
27
OEBA
B-to-A Output enable input (active low)
2, 28
LEAB/LEBA
A-to-B/B-to-A Latch enable input
55,30
CPAB/CPBA
A-to-B/B-to-A Clock input (active falling edge)
3, 5, 6, 8, 9, 10, 12, 13, 14, 15,
16, 17, 19, 20, 21, 23, 24, 26
A0-A17
Data inputs/outputs (A side)
54, 52, 51, 49, 48, 47, 45, 44, 43,
42, 41, 40, 38, 37, 36, 34, 33, 31
B0-B17
Data inputs/outputs (B side)
4, 11, 18, 25, 32, 39, 46, 53
GND
Ground (0V)
7, 22, 35, 50
V
CC
Positive supply voltage
Philips Semiconductors
Product specification
74LVT16500A
3.3V 18-bit universal bus transceiver (3-State)
1998 Feb 19
3
PIN CONFIGURATION
GND
GND
GND
GND
LEAB
OEAB
GND
VCC
VCC
GND
GND
VCC
VCC
GND
GND
GND
LEBA
OEBA
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
A0
A1
A2
A3
A4
A5
A6
A7
A8
A9
A10
A11
A12
A13
A14
A15
A16
A17
CPAB
B0
B2
B1
B3
B4
B5
B6
B7
B8
B9
B10
B11
B12
B13
B14
B15
B16
B17
CPBA
SW00035
LOGIC SYMBOL (IEEE/IEC)
EN1
2C3
C3
G2
EN4
5C6
C6
G5
3D
1
1
4
1
6D
1
55
2
27
30
28
3
5
6
8
9
10
12
13
14
15
16
17
19
20
21
23
24
26
54
52
51
49
48
47
45
44
43
42
41
40
38
37
36
34
33
31
SW00036
LOGIC SYMBOL
3
5
6
8
9
10
12
13
14
15
16
17
19
20
21
23
24
26
A0
A1
A2
A3
A5
A6
A7
A8
A9
A10
A11
A12
A13
A14
A15
A16
A17
A4
B0
B1
B2
B3
B4
B5
B6
B7
B8
B9
B10
B11
B12
B13
B14
B15
B16
B17
54
52
51
49
47
45
44
43
42
41
40
38
37
36
34
33
31
48
1
2
55
27
28
30
CPBA
LEBA
OEBA
CP
AB
LEAB
OEAB
SW00034
Philips Semiconductors
Product specification
74LVT16500A
3.3V 18-bit universal bus transceiver (3-State)
1998 Feb 19
4
FUNCTION TABLE
INPUTS
Internal
OUTPUTS
OPERATING MODE
OEAB
LEAB
CPAB
An
Registers
Bn
L
H
X
X
X
Z
Disabled
L
X
h
H
Z
Disabled Latch data
L
X
I
L
Z
Disabled, Latch data
L
L
H or L
X
NC
Z
Disabled, Hold data
L
L
h
H
Z
Disabled Clock data
L
L
I
L
Z
Disabled, Clock data
H
H
X
H
H
H
Transparent
H
H
X
L
L
L
Transparent
H
X
h
H
H
Latch data & display
H
X
I
L
L
Latch data & display
H
L
h
H
H
Clock data & display
H
L
I
L
L
Clock data & display
H
L
H or L
X
H
H
Hold data & display
H
L
H or L
X
L
L
Hold data & display
NOTE: A-to-B data flow is shown; B-to-A flow is similar but uses OEBA, LEBA, and CPBA.
H = High voltage level
h
= High voltage level one set-up time prior to the Enable or Clock transition
L
= Low voltage level
I
= Low voltage level one set-up time prior to the Enable or Clock transition
NC= No Change
X = Don't care
Z = High Impedance "off" state
= High-to-Low Enable or Clock transition
Philips Semiconductors
Product specification
74LVT16500A
3.3V 18-bit universal bus transceiver (3-State)
1998 Feb 19
5
LOGIC DIAGRAM
C1
ID
ID
C1
OEAB
LEAB
CLKAB
CLKBA
OEBA
LEBA
1
2
55
30
28
27
54 B1
To 17 other channels
A1
3
CLK
CLK
SW00234