ChipFind - документация

Электронный компонент: PLL500-37BSCLR

Скачать:  PDF   ZIP
PLL500-17B/27B/37B
Low Power CMOS Output VCXO Family (17MHz to 130MHz)
47745 Fremont Blvd., Fremont, California 94538 Tel (510) 492-0990 Fax (510) 492-0991 www.phaselink.com Rev 12/21/05 Page 1
FEATURES
VCXO output for the 17MHz to 130MHz range
- PLL500-17B: 17MHz to 36MHz
- PLL500-27B: 27MHz to 65MHz
- PLL500-37B: 65MHz to 130MHz
Low phase noise (-142 dBc @ 10kHz offset).
CMOS output with OE tri-state control.
Selectable output drive (Standard or High drive).
- Standard: 8mA drive capability at TTL level.
- High: 24mA drive capability at TTL level.
Fundamental crystal input.
Integrated high linearity variable capacitors.
+/- 150 ppm pull range, max 5% linearity.
Low jitter (RMS): 2.5ps period jitter.
2.5 to 3.3V operation.
Available in 8-Pin SOIC or DIE.
DESCRIPTION
The PLL500-17B/27B/37B are a low cost, high per-
formance, low phase noise, and high linearity VCXO
family for the 17 to 130MHz range, providing less
than -130dBc at 10kHz offset. The very low jitter (2.5
ps RMS period jitter) makes these chips ideal for
applications requiring voltage controlled frequency
sources. The IC's are designed to accept fundamen-
tal resonant mode crystals.
FREQUENCY RANGE
PART #
MULTIPLIER
FREQUENCY
PLL500-17B
No PLL
17 36 MHz
PLL500-27B
No PLL
27 65 MHz
PLL500-37B
No PLL
65 130 MHz

PIN CONFIGURATION
^: Denotes internal Pull-up
DIE PAD LAYOUT

DIE SPECIFICATIONS
Name Value
Size
39 x 32 mil
Reverse side
GND
Pad dimensions
80 micron x 80 micron
Thickness 10
mil
BLOCK DIAGRAM
XTAL
OSC
OE
XIN
XOUT
VCON
VARICAP
P50
0
-
x
7B
1
2
3
4
5
6
7
8
XIN
OE^
VIN
GND
XOUT
VDD*
CLK
DS^
5
Y
X
(0,0)
(812,986)
39
m
i
l
32 mil
8
6
2
3
4
7
DIE ID:
PLL500-17B: C500A0505-05P
PLL500-27B: C500A0505-05Q
PLL500-37B: C500A0505-05R
1 XIN
OE^
CLK
GND
VCON
XOUT
DRIVSEL^
VDD
Note: ^ denotes internal pull up
PLL500-17B/27B/37B
Low Power CMOS Output VCXO Family (17MHz to 130MHz)
47745 Fremont Blvd., Fremont, California 94538 Tel (510) 492-0990 Fax (510) 492-0991 www.phaselink.com Rev 12/21/05 Page 2
PIN AND PAD DESCRIPTION
Die Pad Position
Name Pin#
X (
m) Y
(
m)
Type Description
XIN
1
94.183
768.599
I
Crystal input pin.
OE 2
94.157
605.029
I
Output Enable input pin. Disables the output when low. Internal
pull-up enables output by default if pin is not connected low.
VCON
3
94.183
331.756
I
Frequency control voltage input pin.
GND 4
94.193
140.379
P
Ground
pin.
CLK
5
715.472
203.866
O
Output clock pin.
VDD
6
715.307
455.726
P
VDD power supply pin.
DRIVSEL 7 715.472
626.716 I
Output drive select pin. High drive if set to `0'. Low drive if set
to `1'. Internal pull-up.
XOUT 8
476.906
888.881 I
Crystal
output pin. Ref clock input.
ELECTRICAL SPECIFICATIONS
1. Absolute Maximum Ratings
PARAMETERS SYMBOL
MIN.
MAX.
UNITS
Supply Voltage
V
DD
4.6 V
Input Voltage, dc
V
I
-0.5
V
DD
+0.5 V
Output Voltage, dc
V
O
-0.5
V
DD
+0.5 V
Storage Temperature
T
S
-65 150
C
Ambient Operating Temperature*
T
A
-40 85
C
Junction Temperature
T
J
125
C
Lead Temperature (soldering, 10s)
260
C
ESD Protection, Human Body Model
2
kV
Exposure of the device under conditions beyond the limits specified by Maximum Ratings for extended periods may cause permanent damage to the
device and affect product reliability. These conditions represent a stress rating only, and functional operations of the device at these or any other
conditions above the operational limits noted in this specification is not implied.
* Note: Operating Temperature is guaranteed by design for all parts (COMMERCIAL and INDUSTRIAL), but tested for COMMERCIAL grade only.
2. AC Electrical Specifications
PARAMETERS SYMBOL CONDITIONS MIN.
TYP.
MAX.
UNITS
PLL500-17B
17 36
PLL500-27B
27 65
Input Crystal Frequency
PLL500-47B 65
130
MHz
0.8V ~ 2.0V with 10 pF load
0.8
Output Clock Rise/Fall Time
0.3V ~ 3.0V with 15 pF load
2.5
ns
Output Clock Duty Cycle
Measured @ 1.4V
45
50
55
%
Short Circuit Current
50
mA
PLL500-17B/27B/37B
Low Power CMOS Output VCXO Family (17MHz to 130MHz)
47745 Fremont Blvd., Fremont, California 94538 Tel (510) 492-0990 Fax (510) 492-0991 www.phaselink.com Rev 12/21/05 Page 3
3. Voltage Control Crystal Oscillator
PARAMETERS SYMBOL CONDITIONS MIN.
TYP.
MAX.
UNITS
VCXO Stabilization Time *
T
VCXOSTB
From power valid
10
ms
VCXO Tuning Range
F
XIN
= 12 25MHz;
XTAL C
0
/C
1
< 250
0V
VCON 3.3V
300 ppm
CLK output pullability
VCON=1.65V,
1.65V
150
ppm
VCXO Tuning Characteristic
100 ppm/V
Pull range linearity
5
%
Power Supply Rejection
PWSRR
Frequency change with
VDD varied +/- 10%
-1 +1
ppm
VCON pin input impedance
2000
k
VCON modulation BW
0V
VCON 3.3V, -3dB
45 kHz
Note: Preliminary Specifications still to be characterized. Parameters denoted with an asterisk (*) represent nominal characterization data and are not
production tested to any specific limits.
4. Jitter and Phase Noise Specifications
PARAMETERS CONDITIONS
MIN.
TYP.
MAX.
UNITS
RMS Period Jitter
(1 sigma 10,000 samples)
With capacitive decoupling
between VDD and GND.
2.5 ps
Phase Noise relative to carrier
@100Hz
offset
-100 dBc/Hz
Phase Noise relative to carrier
@1kHz
offset
-125 dBc/Hz
Phase Noise relative to carrier
@10kHz
offset
-142 dBc/Hz
Phase Noise relative to carrier
@100kHz
offset
-150 dBc/Hz
Phase Noise relative to carrier
@1MHz
offset
-150 dBc/Hz
PLL500-17B/27B/37B
Low Power CMOS Output VCXO Family (17MHz to 130MHz)
47745 Fremont Blvd., Fremont, California 94538 Tel (510) 492-0990 Fax (510) 492-0991 www.phaselink.com Rev 12/21/05 Page 4
5. DC Specifications
PARAMETERS SYMBOL
CONDITIONS
MIN. TYP. MAX.
UNITS
F
XIN
= 27MHz, 15pF output load
2.8
4
F
XIN
= 35MHz, 15pF output load
4.2
6
Supply Current, Dynamic,
with Loaded Outputs
I
DD
F
XIN
= 78MHz, 15pF output load
7.2
9
mA
PLL500-17B
30
pF
PLL500-27B
20
pF
PLL500-37B Std drive up to
100MHz
15
pF
Allowable output load
capacitance
C
L
(Output)
PLL500-37B High drive
10
pF
Operating Voltage
V
DD
2.25 3.63
V
Output High Voltage
V
OH
I
OH
= -8mA
2.4
V
Output Low Voltage
V
OL
I
OL
= 8mA
0.4
V
Output High Voltage at
CMOS level
I
OH
= -4mA
V
DD
0.4
V
Standard drive at TTL level
8
9.5
Output drive current
High drive at TTL level
24
27
mA
Short Circuit Current
50
mA
VCXO Control Voltage
VCON
0
V
DD
V
6. Crystal Specifications
PARAMETERS SYMBOL
MIN.
TYP.
MAX.
UNITS
Crystal Loading Rating (VCON = 1.65V)
C
L
(xtal)
8.5 pF
Maximum Sustainable Drive Level
200
W
Operating Drive Level
50
W
Max C0 for PLL500-17B
5
Max C0 for PLL500-27B
3.5
Max C0 for PLL500-37B
2.5
pF
C0/C1
250
-
ESR R
S
30
Note: The crystal must be such that it oscillates (parallel resonant) at nominal frequency when presented a C Load as specified above.
If the crystal requires more load to be at nominal frequency, the additional load must be added externally.
This however may reduce the pull range.
PLL500-17B/27B/37B
Low Power CMOS Output VCXO Family (17MHz to 130MHz)
47745 Fremont Blvd., Fremont, California 94538 Tel (510) 492-0990 Fax (510) 492-0991 www.phaselink.com Rev 12/21/05 Page 5
PACKAGE INFORMATION
SOIC 8L










ORDERING INFORMATION
PhaseLink Corporation, reserves the right to make changes in its products or specifications, or both at any time without notice. The information fur-
nished by Phaselink is believed to be accurate and reliable. However, PhaseLink makes no guarantee or warranty concerning the accuracy of said
information and shall not be responsible for any loss or damage of whatever nature resulting from the use of, or reliance upon this product.
LIFE SUPPORT POLICY: PhaseLink's products are not authorized for use as critical components in life support devices or systems without the ex
press written approval of the President of PhaseLink Corporation.
Dimension in MM
Symbol
Min. Max.
A 1.35 1.75
A1 0.10 0.25
A2 1.25 1.50
B 0.33 0.53
C 0.19 0.27
D 4.80 5.00
E 3.80 4.00
H 5.80 6.20
L 0.40 0.89
e 1.27
BSC
For part ordering, please contact our Sales Department:
47745 Fremont Blvd., Fremont, CA 94538, USA
Tel: (510) 492-0990 Fax: (510) 492-0991
PART NUMBER
The order number for this device is a combination of the following:
Device number, Package type and Operating temperature range
PLL500-X7B X X
X
X
Order Number
Marking
Package Option
PLL500-X7BDC
P500-X7BDC
Die (Waffle Pack)
PLL500-X7BSC
P500-X7BSC
8-Pin SOIC (Tube)
PLL500-X7BSC-R
P500-X7BSC
8-Pin SOIC (Tape and Reel)
PLL500-X7BSCL
P500-X7BSCL
8-Pin SOIC (Tube), GREEN
PLL500-X7BSCL-R
P500-X7BSCL
8-Pin SOIC (Tape and Reel) , GREEN
PART NUMBER
TEMPERATURE
C=COMMERCIAL
I=INDUSTRIAL
PACKAGE TYPE
S=SSOP
NONE=NORMAL PACKAGE
L=GREEN PACKAGE
NONE= TUBE
R=TAPE AND REEL
(Dimensions in mm)
C
L
A2
E
H
D
A1
e
b
A