ChipFind - документация

Электронный компонент: K3P9V4000A-GC10

Скачать:  PDF   ZIP
K3P9V(U)4000A-GC
CMOS MASK ROM
128M-Bit (8Mx16) CMOS MASK ROM
The K3P9V(U)4000A-GC is a fully static mask programmable
ROM organized as 8,388,608 x 16 bit. It is fabricated using sili-
con gate CMOS process technology.
This device includes page read mode function, page read mode
allows 8 words of data to read fast in the same page, CE and
A
3
~ A
22
should not be changed.
This device operates with 3.0V or 3.3V power supply, and all
inputs and outputs are TTL compatible.
Because of its asynchronous operation, it requires no external
clock assuring extremely easy operation.
It is suitable for use in program memory of microprocessor, and
data memory, character generator.
The K3P9V(U)4000A-GC is packaged in a 44-SOP.
GENERAL DESCRIPTION
FEATURES
8,388,608 x 16 bit organization
Fast access time
Random Access Time/Page Access Time
3.3V Operation : 100/30ns(Max.)@C
L
=50pF,
120/40ns(Max.)@C
L
=100pF
3.0V Operation : 120/40ns(Max.)@C
L
=100pF
8 Words / 16 Bytes page access
Supply voltage : single +3.0V/ single +3.3V
Current consumption
Operating : 80mA(Max.)
Standby : 30
A(Max.)
Fully static operation
All inputs and outputs TTL compatible
Three state outputs
Package
K3P9V(U)4000A-GC : 44-SOP-600
A
22
X
A
0~
A
2
AND
DECODER
BUFFERS
A
3
Y
AND
DECODER
BUFFERS
MEMORY CELL
SENSE AMP.
CONTROL
LOGIC
MATRIX
(8,388,608x16)
DATA OUT
BUFFERS
CE
OE
.
.
.
.
.
.
.
.
Q
0
Q
15
. . .
PIN CONFIGURATION
A
18
A
17
A
7
A
6
A
5
A
4
A
3
A
2
A
1
A
0
CE
V
SS
OE
Q
0
Q
8
Q
1
Q
9
Q
4
Q
12
Q
5
Q
13
Q
6
V
SS
Q
14
Q
7
Q
15
SOP
K3P9V(U)4000A-GC
FUNCTIONAL BLOCK DIAGRAM
1
2
44
43
3
4
42
41
5
6
40
39
7
8
38
37
9
10
36
35
11
12
34
33
13
14
32
31
15
16
30
29
17
18
28
27
19
20
26
25
21
22
24
23
Q
2
Q
10
Q
3
Q
11
A
20
A
19
A
8
A
9
A
10
A
11
A
12
A
13
A
14
A
15
A
16
A
22
V
CC
Pin Name
Pin Function
A
0
- A
2
Page Address Inputs
A
3
- A
22
Address Inputs
Q
0
- Q
15
Data Outputs
CE
Chip Enable
OE
Output Enable
V
CC
Power
V
SS
Ground
A
21
K3P9V(U)4000A-GC
CMOS MASK ROM
ABSOLUTE MAXIMUM RATINGS
NOTE : Permanent device damage may occur if "ABSOLUTE MAXIMUM RATINGS" are exceeded. Functional operation should be restricted to the
conditions as detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may
affect device reliability.
Item
Symbol
Rating
Unit
Voltage on Any Pin Relative to V
SS
V
IN
-0.3 to +4.5
V
Temperature Under Bias
T
BIAS
-10 to +85
C
Storage Temperature
T
STG
-55 to +150
C
RECOMMENDED OPERATING CONDITIONS
(Voltage reference to V
SS
, T
A
=0 to 70
C)
Item
Symbol
Min
Typ
Max
Unit
Supply Voltage
V
CC
2.7/3.0
3.0/3.3
3.3/3.6
V
Supply Voltage
V
SS
0
0
0
V
MODE SELECTION
CE
OE
Mode
Data
Power
H
X
Standby
High-Z
Standby
L
H
Operating
High-Z
Active
L
L
Operating
Dout
Active
CAPACITANCE
(T
A
=25
C, f=1.0MHz)
NOTE : Capacitance is periodically sampled and not 100% tested.
Item
Symbol
Test Conditions
Min
Max
Unit
Output Capacitance
C
OUT
V
OUT
=0V
-
12
pF
Input Capacitance
C
IN
V
IN
=0V
-
12
pF
DC CHARACTERISTICS
NOTE : Minimum DC Voltage(V
IL
) is -0.3V an input pins. During transitions, this level may undershoot to -2.0V for periods <20ns.
Maximum DC voltage on input pins(V
IH
) is V
CC
+0.3V which, during transitions, may overshoot to V
CC
+2.0V for periods <20ns.
Parameter
Symbol
Test Conditions
Min
Max
Unit
Operating Current
I
CC
Cycle=5MH
Z
, all outputs open, CE=OE=V
IL
,
V
IN
=0.45V to 2.4V (AC Test Condition)
V
CC
=3.3V
0.3V
-
80
mA
V
CC
=3.0V
0.3V
-
70
mA
Standby Current(TTL)
I
SB1
CE=V
IH
, all outputs open
-
500
A
Standby Current(CMOS)
I
SB2
CE=V
CC
, all outputs open
-
30
A
Input Leakage Current
I
LI
V
IN
=0 to V
CC
-
10
A
Output Leakage Current
I
LO
V
OUT
=0 to V
CC
-
10
A
Input High Voltage, All Inputs
V
IH
2.0
V
CC
+0.3
V
Input Low Voltage, All Inputs
V
IL
-0.3
0.6
V
Output High Voltage Level
V
OH
I
OH
=-400
A
2.4
-
V
Output Low Voltage Level
V
OL
I
OL
=2.1mA
-
0.4
V
K3P9V(U)4000A-GC
CMOS MASK ROM
TEST CONDITIONS
Item
Value
Input Pulse Levels
0.45V to 2.4V
Input Rise and Fall Times
10ns
Input and Output timing Levels
1.5V
Output Loads
1 TTL Gate and C
L
=50pF or 100pF
AC CHARACTERISTICS
(T
A
=0
C to +70
C, V
CC
=3.3V/3.0V
0.3V, unless otherwise noted.)
READ CYCLE
NOTE : Page Address is determined as A
0
, A
1,
A
2
Item
Symbol
K3P9V4000A-GC10
(C
L
=50pF)
K3P9V4000A-GC12
(C
L
=100pF)
K3P9U4000A-GC12
(C
L
=100pF)
Unit
Min
Max
Min
Max
Min
Max
Read Cycle Time
t
RC
100
120
120
ns
Chip Enable Access Time
t
ACE
100
120
120
ns
Address Access Time
t
AA
100
120
120
ns
Page Address Access Time
t
PA
30
40
40
ns
Output Enable Access Time
t
OE
30
40
40
ns
Output or Chip Disable to
Output High-Z
t
DF
20
20
20
ns
Output Hold from Address Change
t
OH
0
0
0
ns
K3P9V(U)4000A-GC
CMOS MASK ROM
TIMING DIAGRAM
READ
ADD
CE
OE
D
OUT
A
0
~A
22
D
0
~D
15
PAGE READ
OE
ADD
D
OUT
CE
ADD
A
0,
A
1,
A
2
A
3
~A
22
VALID DATA
VALID DATA
VALID DATA
VALID DATA
1 st
2 nd
3 rd
t
DF(*1)
ADD1
ADD2
VALID DATA
VALID DATA
t
OH
t
DF(*3)
t
RC
t
ACE
t
OE
t
AA
NOTES :
*1. t
DF
is defined as the time at which the outputs achieve the open circuit condition and is not referenced to V
OH
or V
OL
level.
t
AA
t
PA
D
0
~D
15