ChipFind - документация

Электронный компонент: K6E1004C1B-B-L

Скачать:  PDF   ZIP
K6E1004C1B-C/B-L
CMOS SRAM
PRELIMINARY
Rev. 3.0
- 1 -
July 1998
Document Title
256Kx4 Bit (with OE) High Speed Static RAM(5V Operating), Evolutionary Pin out.
Revision History
The attached data sheets are prepared and approved by SAMSUNG Electronics. SAMSUNG Electronics CO., LTD. reserve the right to change the
specifications. SAMSUNG Electronics will evaluate and reply to your requests and questions on the parameters of this device. If you have any ques-
tions, please contact the SAMSUNG branch office near your office, call or contact Headquarters.
Rev. No.

Rev. 0.0

Rev.1.0
Rev. 2.0
Rev.3.0
Remark

Design Target
Preliminary
Final
Final
History

Initial release with Design Target.

Release to Preliminary Data Sheet.
1.1. Replace Design Target to Preliminary.
Release to Final Data Sheet.
2.1. Delete Preliminary.
2.2. Delete 17ns, L-version and Industrial Temperature Part.
2.3. Delete V
OH1
=3.95V.
2.4. Delete Data Retention Characteristics and Wave form.
2.5. Relex operating current.
3.1. Add Low power Version.
3.2. Add Data Retention chcracteristics.
Speed
Previous
Now
15ns
120mA
120mA
17ns
110mA
-
20ns
100mA
118mA
Draft Data

Feb. 1st 1997
Jun. 1st 1997
Feb. 6th 1998
Jul. 28th 1998
K6E1004C1B-C/B-L
CMOS SRAM
PRELIMINARY
Rev. 3.0
- 2 -
July 1998
256K x 4 Bit (with OE)High-Speed CMOS Static RAM
GENERAL DESCRIPTION
FEATURES
Fast Access Time 15, 20ns(Max.)
Low Power Dissipation
Standby (TTL) : 20mA(Max.)
(CMOS) : 5mA(Max.)
1mA(Max) L-Ver. Only
Operating K6E1004C1B-15 : 120mA(Max.)
K6E1004C1B-20 : 118mA(Max.)
Single 5.0V
10% Power Supply
TTL Compatible Inputs and Outputs
Fully Static Operation
- No Clock or Refresh required
Three State Outputs
2V Minimum Data Retention ; L-Ver. only
Standard Pin Configuration
K6E1004C1B-J : 28-SOJ-400A
PIN FUNCTION
Pin Name
Pin Function
A
0
- A
17
Address Inputs
WE
Write Enable
CS
Chip Select
OE
Output Enable
I/O
1
~ I/O
4
Data Inputs/Outputs
V
CC
Power(+5.0V)
V
SS
Ground
N.C
No Connection
The K6E1004C1B is a 1,048,576-bit high-speed Static Random
Access Memory organized as 262,144 words by 4 bits. The
K6E1004C1B uses 4 common input and output lines and has at
output enable pin which operates faster than address access
time at read cycle. The device is fabricated using SAMSUNG
s
advanced CMOS process and designed for high-speed circuit
technology. It is particularly well suited for use in high-density
high-speed system applications. The K6E1004C1B is packaged
in a 400 mil 28-pin plastic SOJ.
PIN CONFIGURATION
(Top View)
Clk Gen.
I/O
1
~I/O
4
CS
WE
OE
FUNCTIONAL BLOCK DIAGRAM
R
o
w

S
e
l
e
c
t
Data
Cont.
Column Select
CLK
Gen.
Pre-Charge Circuit
Memory Array
512 Rows
512x4 Columns
I/O Circuit &
SOJ
1
2
3
4
5
6
7
8
9
10
11
12
13
14
28
27
26
25
24
23
22
21
20
19
18
17
16
15
Vcc
A
17
A
16
A
15
A
14
A
13
A
12
A
11
N.C
I/O
4
I/O
3
I/O
2
I/O
1
WE
A
0
A
1
A
2
A
3
A
4
A
5
A
6
A
7
A
8
A
9
A
10
CS
OE
Vss
A
9
A
10
A
11
A
12
A
13
A
14
A
15
A
16
A
17
A
0
A
1
A
2
A
3
A
4
A
5
A
6
A
7
A
8
K6E1004C1B-C/B-L
CMOS SRAM
PRELIMINARY
Rev. 3.0
- 3 -
July 1998
RECOMMENDED DC OPERATING CONDITIONS
(T
A
=0 to 70
C)
* V
IL
(Min) = -2.0V a.c(Pulse Width
10ns) for I
20mA .
** V
IH
(Max) = V
CC +
2.0V a.c (Pulse Width
10ns) for I
20mA
Parameter
Symbol
Min
Typ
Max
Unit
Supply Voltage
V
CC
4.5
5.0
5.5
V
Ground
V
SS
0
0
0
V
Input High Voltage
V
IH
2.2
-
V
CC
+0.5**
V
Input Low Voltage
V
IL
-0.5*
-
0.8
V
DC AND OPERATING CHARACTERISTICS
(T
A
=0 to 70
C, Vcc=5.0V
10%, unless otherwise specified)
Parameter
Symbol
Test Conditions
Min
Max
Unit
Input Leakage Current
I
LI
V
IN
=V
SS
to
V
CC
-2
2
A
Output Leakage Current
I
LO
CS=V
IH
or OE=V
IH
or WE=V
IL
V
OUT
=V
SS
to
V
CC
-2
2
A
Operating Current
I
CC
Min. Cycle, 100% Duty
CS=V
IL,
V
IN
=V
IH
or
V
IL,
I
OUT
=0mA
15ns
-
120
mA
20ns
-
118
Standby Current
I
SB
Min. Cycle, CS=V
IH
-
20
mA
I
SB1
f=0MHz, CS
V
CC
-0.2V,
V
IN
V
CC
-0.2V or
V
IN
0.2V
Normal
-
5
mA
L-ver
-
1
mA
Output Low Voltage Level
V
OL
I
OL
=8mA
-
0.4
V
Output High Voltage Level
V
OH
I
OH
=-4mA
2.4
-
V
CAPACITANCE*
(T
A
=25
C, f=1.0MHz)
* Capacitance is sampled and not 100% tested.
Item
Symbol
Test Conditions
MIN
Max
Unit
Input/Output Capacitance
C
I/O
V
I/O
=0V
-
8
pF
Input Capacitance
C
IN
V
IN
=0V
-
6
pF
ABSOLUTE MAXIMUM RATINGS*
* Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and
functional operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not implied.
Exposure to absolute maximum rating conditions for extended periods may affect reliability.
Parameter
Symbol
Rating
Unit
Voltage on Any Pin Relative to V
SS
V
IN
,
V
OUT
-0.5 to 7.0
V
Voltage on V
CC
Supply Relative to V
SS
V
CC
-0.5 to 7.0
V
Power Dissipation
P
D
1.0
W
Storage Temperature
T
STG
-65 to 150
C
Operating Temperature
T
A
0 to 70
C
K6E1004C1B-C/B-L
CMOS SRAM
PRELIMINARY
Rev. 3.0
- 4 -
July 1998
TEST CONDITIONS
Parameter
Value
Input Pulse Levels
0V to 3V
Input Rise and Fall Times
3ns
Input and Output timing Reference Levels
1.5V
Output Loads
See below
AC CHARACTERISTICS
(T
A
=0 to 70
C, V
CC
=5.0V
10%, unless otherwise noted.)
READ CYCLE
Parameter
Symbol
K6E1004C1B-15
K6E1004C1B-20
Unit
Min
Max
Min
Max
Read Cycle Time
t
RC
15
-
20
-
ns
Address Access Time
t
AA
-
15
-
20
ns
Chip Select to Output
t
CO
-
15
-
20
ns
Output Enable to Valid Output
t
OE
-
8
-
10
ns
Chip Enable to Low-Z Output
t
LZ
3
-
3
-
ns
Output Enable to Low-Z Output
t
OLZ
0
-
0
-
ns
Chip Disable to High-Z Output
t
HZ
0
6
0
8
ns
Output Disable to High-Z Output
t
OHZ
0
6
0
8
ns
Output Hold from Address Change
t
OH
3
-
3
-
ns
Chip Selection to Power Up Time
t
PU
0
-
0
-
ns
Chip Selection to Power DownTime
t
PD
-
15
-
20
ns
Output Loads(A)
Output Loads(B)
D
OUT
5pF*
480
255
for t
HZ
, t
LZ
, t
WHZ
, t
OW
, t
OLZ
& t
OHZ
+5.0V
D
OUT
30pF*
480
255
+5.0V
* Including Scope and Jig Capacitance
K6E1004C1B-C/B-L
CMOS SRAM
PRELIMINARY
Rev. 3.0
- 5 -
July 1998
WRITE CYCLE
Parameter
Symbol
K6E1004C1B-15
K6E1004C1B-20
Unit
Min
Max
Min
Max
Write Cycle Time
t
WC
15
-
20
-
ns
Chip Select to End of Write
t
CW
10
-
12
-
ns
Address Set-up Time
t
AS
0
-
0
-
ns
Address Valid to End of Write
t
AW
10
-
12
-
ns
Write Pulse Width(OE High)
t
WP
10
-
12
-
ns
Write Pulse Width(OE Low)
t
WP1
15
-
20
-
ns
Write Recovery Time
t
WR
0
-
0
-
ns
Write to Output High-Z
t
WHZ
0
8
0
10
ns
Data to Write Time Overlap
t
DW
7
-
9
-
ns
Data Hold from Write Time
t
DH
0
-
0
-
ns
End Write to Output Low-Z
t
OW
3
-
3
-
ns
Address
Data Out
Previous Valid Data
Valid Data
TIMMING DIAGRAMS
TIMING WAVEFORM OF READ CYCLE(1)
(Address Controlled
,
CS=OE=V
IL
, WE=V
IH
)
t
AA
t
RC
t
OH
TIMING WAVEFORM OF READ CYCLE(2)
(WE=V
IH
)
CS
Address
OE
Data out
t
AA
t
OLZ
t
LZ(4,5)
t
OH
t
RC
t
OE
t
CO
t
PU
t
PD
t
HZ(3,4,5)
50%
50%
V
CC
Current
I
CC
I
SB
Valid Data
t
OHZ
K6E1004C1B-C/B-L
CMOS SRAM
PRELIMINARY
Rev. 3.0
- 6 -
July 1998
NOTES(READ CYCLE)
1. WE is high for read cycle.
2. All read cycle timing is referenced from the last valid address to the first transition address.
3. t
HZ
and t
OHZ
are defined as the time at which the outputs achieve the open circuit condition and are not referenced to V
OH
or
V
OL
levels.
4. At any given temperature and voltage condition, t
HZ
(Max.) is less than t
LZ
(Min.) both for a given device and from device to
device.
5. Transition is measured
200mV space from steady state voltage with Load(B). This parameter is sampled and not 100%
tested.
6. Device is continuously selected with CS=V
IL.
7. Address valid prior to coincident with CS transition low.
8. For common I/O applications, minimization or elimination of bus contention conditions is necessary during read and write cycle.
TIMING WAVEFORM OF WRITE CYCLE(1)
(OE= Clock)
Address
CS
t
WP(2)
t
DW
t
DH
Valid Data
WE
Data in
Data out
t
WC
t
WR(5)
t
AW
t
CW(3)
High-Z(8)
High-Z
OE
t
OHZ(6)
t
AS(4)
TIMING WAVEFORM OF WRITE CYCLE(2)
(OE=Low Fixed)
Address
CS
t
WP1(2)
t
DW
t
DH
t
OW
t
WHZ(6)
Valid Data
WE
Data in
Data out
t
WC
t
AS(4)
t
WR(5)
t
AW
t
CW(3)
(10)
(9)
High-Z(8)
High-Z
K6E1004C1B-C/B-L
CMOS SRAM
PRELIMINARY
Rev. 3.0
- 7 -
July 1998
NOTES(WRITE CYCLE)
1. All write cycle timing is referenced from the last valid address to the first transition address.
2. A write occurs during the overlap of a low CS and WE. A write begins at the latest transition CS going low and WE going low A
write ends at the earliest transition CS going high or WE going high. t
WP
is measured from the beginning of write to the end of
write.
3. t
CW
is measured from the later of CS going low to end of write.
4. t
AS
is measured from the address valid to the beginning of write.
5. t
WR
is measured from the end of write to the address change. t
WR
applied in case a write ends as CS or WE going high.
6. If OE, CS and WE are in the Read Mode during this period, the I/O pins are in the output low-Z state. Inputs of opposite phase
of the output must not be applied because bus contention can occur.
7. For common I/O applications, minimization or elimination of bus contention conditions is necessary during read and write cycle.
8. If CS goes low simultaneously with WE going or after WE going low, the outputs remain high impedance state.
9. Dout is the read data of the new address.
10.When CS is low : I/O pins are in the output state. The input signals in the opposite phase leading to the output should not be
applied.
TIMING WAVEFORM OF WRITE CYCLE(3)
(CS=Controlled)
Address
CS
t
AW
t
DW
t
DH
Valid Data
WE
Data in
Data out
High-Z
High-Z(8)
t
CW(3)
t
WP(2)
t
AS(4)
t
WC
t
WR(5)
High-Z
High-Z
t
LZ
t
WHZ(6)
K6E1004C1B-C/B-L
CMOS SRAM
PRELIMINARY
Rev. 3.0
- 8 -
July 1998
FUNCTIONAL DESCRIPTION
* X means Don
t Care.
CS
WE
OE
Mode
I/O Pin
Supply Current
H
X
X*
Not Select
High-Z
I
SB
, I
SB1
L
H
H
Output Disable
High-Z
I
CC
L
H
L
Read
D
OUT
I
CC
L
L
X
Write
D
IN
I
CC
DATA RETENTION CHARACTERISTICS*
(T
A
=0 to 70
C)
* Data Retention Characteristic is for L-ver only.
Parameter
Symbol
Test Condition
Min.
Typ.
Max.
Unit
V
CC
for Data Retention
V
DR
CS
V
CC
-0.2V
2.0
-
5.5
V
Data Retention Current
I
DR
V
CC
=3.0V, CS
V
CC
-0.2V
V
IN
V
CC
-0.2V or V
IN
0.2V
-
-
0.4
mA
Data Retention Set-Up Time
t
SDR
See Data Retention
Wave form(below)
0
-
-
ns
Recovery Time
t
RDR
5
-
-
ms
DATA RETENTION WAVE FORM
V
CC
4.5V
V
IH
V
DR
CS
GND
Data Retention Mode
CS
V
CC
- 0.2V
t
SDR
t
RDR
CS controlled
K6E1004C1B-C/B-L
CMOS SRAM
PRELIMINARY
Rev. 3.0
- 9 -
July 1998
PACKAGE DIMENSIONS
Units:millimeters/Inches
0.95
#1
28-SOJ-400A
#28
18.41
0.12
0.725
0.005
( )
0.0375
1
0
.
1
6
0
.
4
0
0
+0.10
MAX
18.82
0.741
0.20
-0.05
+0.10
0.008
-0.002
9.40
0.25
0.370
0.010
MAX
0.148
3.76
1.27
( )
0.050
1.32
( )
0.052
+0.10
0.43
-0.05
+0.004
0.017
-0.002
+0.10
0.71
-0.05
+0.004
0.028
-0.002
#14
#15
11.18
0.12
0.440
0.005
MIN
0.69
0.027
1.27
0.050
0.004
0.10 MAX