ChipFind - документация

Электронный компонент: K6F2016R4D-FF85

Скачать:  PDF   ZIP
Revision 1.0
CMOS SRAM
April 2000
K6F2016R4D Family
- 1 -
The attached datasheets are provided by SAMSUNG Electronics. SAMSUNG Electronics CO., LTD. reserve the right to change the specifications and
products. SAMSUNG Electronics will answer to your questions about device. If you have any questions, please contact the SAMSUNG branch offices.
Document Title
128K x16 bit Super Low Power and Low Voltage Full CMOS Static RAM
Revision History
Revision No.
0.0
1.0
Remark
Preliminary
Final
History
Initial Draft
Finalized
- Errata correction
- Change for tWHZ : 25 to 20ns for 70ns product
- Change for tDW : 25 to 30ns for 70ns product
Draft Date
January 6, 2000
April 21, 2000
Revision 1.0
CMOS SRAM
April 2000
K6F2016R4D Family
- 2 -
PRODUCT FAMILY
1. The parameter is measured with 30pF test load.
Product Family
Operating Temperature
Vcc Range
Speed
Power Dissipation
PKG Type
Standby
(I
SB1
, Typ.)
Operating
(I
CC1
, Max)
K6F2016R4D-F
Industrial(-40~85
C)
1.65~2.2V
70
1)
/85ns
0.5
A
3mA
48-FBGA
128K x 16 bit Super Low Power and Low Voltage Full CMOS Static RAM
GENERAL DESCRIPTION
The K6F2016R4D families are fabricated by SAMSUNG
s
advanced full CMOS process technology. The families support
industrial temperature range and 48 ball Chip Scale Package
for user flexibility of system design. The families also support
low data retention voltage for battery back-up operation with
low data retention current.
FEATURES
Process Technology: Full CMOS
Organization: 128K x16 bit
Power Supply Voltage: 1.65~2.2V
Low Data Retention Voltage: 1.5V(Min)
Three state output status and TTL Compatible
Package Type: 48-FBGA-6.00x7.00
PIN DESCRIPTION
FUNCTIONAL BLOCK DIAGRAM
48-FBGA: Top View(Ball Down)
LB
OE
A0
A1
A2
DNU
I/O9
UB
A3
A4
CS
I/O1
I/O10
I/O11
A5
A6
I/O2
I/O3
Vss
I/O12
A7
I/O4
Vcc
Vcc
I/O13
A16
I/O5
Vss
I/O15
I/O14
A14
A15
I/O6
I/O7
I/O16
A12
A13
WE
I/O8
DNU
A8
A9
A10
A11
DNU
1
2
3
4
5
6
A
B
C
D
E
F
G
H
SAMSUNG ELECTRONICS CO., LTD. reserves the right to change products and specifications without notice
.
Name
Function
Name
Function
CS
Chip Select Input
Vcc
Power
OE
Output Enable Input
Vss
Ground
WE
Write Enable Input
UB
Upper Byte(I/O
9
~
16
)
A
0
~A
16
Address Inputs
LB
Lower Byte(I/O
1
~
8
)
I/O
1
~I/O
16
Data Inputs/Outputs
DNU
Do Not Use
Precharge circuit.
Memory array
1024 rows
128
16 columns
I/O Circuit
Column select
Clk gen.
Row
select
WE
OE
UB
CS
I/O
1
~I/O
8
Data
cont
Data
cont
Data
cont
LB
I/O
9
~I/O
16
Vcc
Vss
Row
Addresses
Control Logic
Column Addresses
DNU
DNU
DNU
Revision 1.0
CMOS SRAM
April 2000
K6F2016R4D Family
- 3 -
ABSOLUTE MAXIMUM RATINGS
1)
1. Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Functional operation should be
restricted to recommended operating condition. Exposure to absolute maximum rating conditions for extended periods may affect reliability.
Item
Symbol
Ratings
Unit
Voltage on any pin relative to Vss
V
IN
,V
OUT
-0.2 to V
CC
+ 0.3V
V
Voltage on Vcc supply relative to Vss
V
CC
-0.2 to 2.6V
V
Power Dissipation
P
D
1.0
W
Storage temperature
T
STG
-65 to 150
C
Operating Temperature
T
A
-40 to 85
C
FUNCTIONAL DESCRIPTION
1. X means don
t care. (Must be low or high state)
CS
OE
WE
LB
UB
I/O
1~8
I/O
9~16
Mode
Power
H
X
1)
X
1)
X
1)
X
1)
High-Z
High-Z
Deselected
Standby
X
1)
X
1)
X
1)
H
H
High-Z
High-Z
Deselected
Standby
L
H
H
L
X
1)
High-Z
High-Z
Output Disabled
Active
L
H
H
X
1)
L
High-Z
High-Z
Output Disabled
Active
L
L
H
L
H
Dout
High-Z
Lower Byte Read
Active
L
L
H
H
L
High-Z
Dout
Upper Byte Read
Active
L
L
H
L
L
Dout
Dout
Word Read
Active
L
X
1)
L
L
H
Din
High-Z
Lower Byte Write
Active
L
X
1)
L
H
L
High-Z
Din
Upper Byte Write
Active
L
X
1)
L
L
L
Din
Din
Word Write
Active
PRODUCT LIST
Industrial Temperature Products(-40~85
C)
Part Name
Function
K6F2016R4D-FF70
K6F2016R4D-FF85
48-FBGA, 70ns, 1.8/2.0V
48-FBGA, 85ns, 1.8/2.0V
Revision 1.0
CMOS SRAM
April 2000
K6F2016R4D Family
- 4 -
DC AND OPERATING CHARACTERISTICS
1. Super low power product=2
A with special handling
Item
Symbol
Test Conditions
Min
Typ
Max
Unit
Input leakage current
I
LI
V
IN
=Vss to Vcc
-1
-
1
A
Output leakage current
I
LO
CS=V
IH
or OE=V
IH
or WE=V
IL
, V
IO
=Vss to Vcc
-1
-
1
A
Operating power supply current
I
CC
I
IO
=0mA, CS=V
IL
, V
IN
=V
IH
or V
IL
-
-
1
mA
Average operating current
I
CC1
Cycle time=1
s, 100%duty,
I
IO
=0mA,
CS
0.2V, V
IN
0.2V or V
IN
V
CC
-0.2V
-
-
3
mA
I
CC2
Cycle time=Min, I
IO
=0mA
,
100% duty,
CS=V
IL,
V
IN
=V
IH
or V
IL
-
-
20
mA
Output low voltage
V
OL
I
OL
= 2.1mA
-
-
0.4
V
Output high voltage
V
OH
I
OH
= -1.0mA
1.4
-
-
V
Standby Current(TTL)
I
SB
CS=V
IH
or LB=UB=V
IH
, Other inputs=V
IH
or V
IL
-
-
0.3
mA
Standby Current (CMOS)
I
SB1
CS
Vcc-0.2V or LB=UB
Vcc-0.2V, CS
0.2V,
Other inputs=0~Vcc
-
0.5
4
1)
A
RECOMMENDED DC OPERATING CONDITIONS
1)
Note:
1. T
A
=-40 to 85
C, otherwise specified
2. Overshoot: Vcc+1.0V in case of pulse width
20ns.
3. Undershoot: -1.0V in case of pulse width
20ns.
4. Overshoot and undershoot are sampled, not 100% tested.
Item
Symbol
Min
Typ
Max
Unit
Supply voltage
Vcc
1.65
1.8/2.0
2.2
V
Ground
Vss
0
0
0
V
Input high voltage
V
IH
1.4
-
Vcc+0.2
2)
V
Input low voltage
V
IL
-0.2
3)
-
0.4
V
CAPACITANCE
1)
(f=1MHz, T
A
=25
C)
1. Capacitance is sampled, not 100% tested
Item
Symbol
Test Condition
Min
Max
Unit
Input capacitance
C
IN
V
IN
=0V
-
8
pF
Input/Output capacitance
C
IO
V
IO
=0V
-
10
pF
Revision 1.0
CMOS SRAM
April 2000
K6F2016R4D Family
- 5 -
AC CHARACTERISTICS
(Vcc=1.65~2.2V, Industrial product:T
A
=-40 to 85
C)
Parameter List
Symbol
Speed Bins
Units
70ns
85ns
Min
Max
Min
Max
Read
Read Cycle Time
t
RC
70
-
85
-
ns
Address Access Time
t
AA
-
70
-
85
ns
Chip Select to Output
t
CO
-
70
-
85
ns
Output Enable to Valid Output
t
OE
-
35
-
40
ns
UB, LB Access Time
t
BA
-
70
-
85
ns
Chip Select to Low-Z Output
t
LZ
10
-
10
-
ns
UB, LB Enable to Low-Z Output
t
BLZ
10
-
10
-
ns
Output Enable to Low-Z Output
t
OLZ
5
-
5
-
ns
Chip Disable to High-Z Output
t
HZ
0
25
0
25
ns
UB, LB Disable to High-Z Output
t
BHZ
0
25
0
25
ns
Output Disable to High-Z Output
t
OHZ
0
25
0
25
ns
Output Hold from Address Change
t
OH
10
-
10
-
ns
Write
Write Cycle Time
t
WC
70
-
85
-
ns
Chip Select to End of Write
t
CW
60
-
70
-
ns
Address Set-up Time
t
AS
0
-
0
-
ns
Address Valid to End of Write
t
AW
60
-
70
-
ns
UB, LB Valid to End of Write
t
BW
60
-
70
-
ns
Write Pulse Width
t
WP
50
-
60
-
ns
Write Recovery Time
t
WR
0
-
0
-
ns
Write to Output High-Z
t
WHZ
0
20
0
25
ns
Data to Write Time Overlap
t
DW
30
-
35
-
ns
Data Hold from Write Time
t
DH
0
-
0
-
ns
End Write to Output Low-Z
t
OW
5
-
5
-
ns
DATA RETENTION CHARACTERISTICS
1. CS
Vcc-0.2V(CS controlled) or LB=UB
Vcc-0.2V, CS
0.2V(LB, UB controlled)
2. Super low power product=1
A with special handling.
Item
Symbol
Test Condition
Min
Typ
Max
Unit
Vcc for data retention
V
DR
CS
Vcc-0.2V
1)
1.0
-
2.2
V
Data retention current
I
DR
Vcc= 1.2V, CS
Vcc-0.2V
1)
-
0.5
2
2)
A
Data retention set-up time
t
SDR
See data retention waveform
0
-
-
ns
Recovery time
t
RDR
tRC
-
-
AC OPERATING CONDITIONS
TEST CONDITIONS
(Test Load and Test Input/Output Reference)
Input pulse level: 0.4 to V
CC
-0.2V
Input rising and falling time: 5ns
Input and output reference voltage: 0.9V
Output load (See right): C
L
= 100pF+1TTL
C
L
= 30pF+1TTL
C
L
1)
1. Including scope and jig capacitance
R
2
2)
R
1
2)
V
TM
3)
2. R
1
=3070
,
R
2
=3150
3. V
TM
=1.8V