ChipFind - документация

Электронный компонент: K6X8008C2B-B

Скачать:  PDF   ZIP
K6X8008C2B Family
Revision 1.0
September 2003
1
CMOS SRAM
Document Title
1Mx8 bit Low Power and Low Voltage CMOS Static RAM
Revision History
Revision No.
0.0
0.1
1.0
Remark
Preliminary
Preliminary
Final
History
Initial draft
Revised
- Deleted 44-TSOP2-400R package type.
- Added Commercial product.
Finalized
- Changed I
CC
from 10mA to 6mA
- Changed I
CC
1 from 10mA to 7mA
- Changed I
CC
2 from 50mA to 35mA
- Changed I
SB
from 3mA to 0.4mA
- Changed I
SB
1
(Commercial)
from 40
A to 25
A
- Changed I
SB
1
(industrial)
from 40
A to 25
A
- Changed I
SB
1
(Automotive)
from 50
A to 40
A
- Changed I
DR
(Commercial)
from 30
A to 15
A
- Changed I
DR
(industrial)
from 30
A to 15
A
- Changed I
DR
(Automotive)
from 40
A to 30
A
Draft Date
October 31, 2002
December 11, 2002
September 16, 2003
The attached datasheets are provided by SAMSUNG Electronics. SAMSUNG Electronics CO., LTD. reserve the right to change the specifications and
products. SAMSUNG Electronics will answer to yourquestions about device. If you have any questions, please contact the SAMSUNG branch offices.
K6X8008C2B Family
Revision 1.0
September 2003
2
CMOS SRAM
1Mx8 bit Low Power full CMOS Static RAM
GENERAL DESCRIPTION
The K6X8008C2B families are fabricated by SAMSUNG
s
advanced full CMOS process technology. The families sup-
port various operating temperature range for user flexibility of
system design. The families also support low data retention
voltage for battery back-up operation with low data retention
current.
FEATURES
Process Technology: Full CMOS
Organization: 1M x8
Power Supply Voltage: 4.5~5.5V
Low Data Retention Voltage: 2.0V(Min)
Three state output and TTL Compatible
Package Type: 44-TSOP2-400F
Name
Function
Name
Function
CS
1
, CS
2
Chip Select Inputs
Vcc
Power
OE
Output Enable Input
Vss
Ground
WE
Write Enable Input
A
0
~A
19
Address Inputs
I/O
1
~I/O
8
Data Inputs/Outputs
NC
No Connect
PRO
DUCT FAMILY
1. The parameter is measured with 50pF test load.
Product Family
Operating Temperature
Vcc Range
Speed
Power Dissipation
PKG Type
Standby
(I
SB1
, Max)
Operating
(I
CC2
, Max)
K6X8008C2B-B
Commercial(0~70
C)
4.5~5.5V
55
1)
/70ns
25
A
35mA
44-TSOP2-400F
K6X8008C2B-F
Industrial(-40~85
C)
25
A
K6X8008C2B-Q
Automotive(-40~125
C)
40
A
SAMSUNG ELECTRONICS CO., LTD. reserves the right to change products and specifications without notice.
FUNCTIONAL BLOCK DIAGRAM
Clk gen.
Row
select
I/O
1
~I/O
8
Data
cont
Data
cont
Vcc
Vss
Precharge circuit.
Memory array
I/O Circuit
Column select
PIN DESCRIPTION
WE
OE
CS1
Control Logic
CS2
Row
Addresses
Column Addresses
A4
A3
A2
A1
A0
CS1
NC
NC
I/O1
I/O2
Vcc
Vss
I/O3
I/O4
NC
NC
WE
A19
A18
A17
A16
A5
A6
A7
OE
CS2
A8
NC
NC
I/O8
I/O7
Vss
Vcc
I/O6
I/O5
NC
NC
A9
A10
A11
A12
44-TSOP2
Forward
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
24
23
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
A15
A14
A13
K6X8008C2B Family
Revision 1.0
September 2003
3
CMOS SRAM
PRODUCT LIST
Commercial Products(0~70
C)
Industrial Products(-40~85
C)
Automotive Products(-40~125
C)
Part Name
Function
Part Name
Function
Part Name
Function
K6X8008C2B-TB55
K6X8008C2B-TB70
44-TSOP2-F, 55ns, LL
44-TSOP2-F, 70ns, LL
K6X8008C2B-TF55
K6X8008C2B-TF70
44-TSOP2-F, 55ns, LL
44-TSOP2-F, 70ns, LL
K6X8008C2B-TQ55
K6X8008C2B-TQ70
44-TSOP2-F, 55ns, L
44-TSOP2-F, 70ns, L
ABSOLUTE MAXIMUM RATINGS
1)
1. Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Functional operation should be
restricted to recommended operating condition. Exposure to absolute maximum rating conditions for extended periods may affect reliability.
Item
Symbol
Ratings
Unit
Remark
Voltage on any pin relative to Vss
V
IN
, V
OUT
-0.5 to V
CC
+0.5V(max.7.0V)
V
-
Voltage on Vcc supply relative to Vss
V
CC
-0.3 to 7.0
V
-
Power Dissipation
P
D
1.0
W
-
Storage temperature
T
STG
-65 to 150
C
-
Operating Temperature
T
A
0 to 70
C
K6X8008C2B-B
-40 to 85
C
K6X8008C2B-F
-40 to 125
C
K6X8008C2B-Q
FUNCTIONAL DESCRIPTION
Note: X means don
t care. (Must be low or high state)
CS
1
CS
2
OE
WE
I/O
1~8
Mode
Power
H
X
X
X
High-Z
Deselected
Standby
X
L
X
X
High-Z
Deselected
Standby
L
H
H
H
High-Z
Output Disabled
Active
L
H
L
H
Dout
Read
Active
L
H
X
L
Din
Write
Active
K6X8008C2B Family
Revision 1.0
September 2003
4
CMOS SRAM
RECOMMENDED DC OPERATING CONDITIONS
1)
Note:
1. Commercial Product: T
A
=0 to 70
C, otherwise specified.
Industrial Product: T
A
=-40 to 85
C, otherwise specified.
Automotive Product: T
A
=-40 to 125
C, otherwise specified.
2. Overshoot: V
CC
+3.0V in case of pulse width
30ns.
3. Undershoot: -3.0V in case of pulse width
30ns.
4. Overshoot and undershoot are sampled, not 100% tested.
Item
Symbol
Product
Min
Typ
Max
Unit
Supply voltage
Vcc
K6X8008C2B Family
4.5
5.0
5.5
V
Ground
Vss
All Family
0
0
0
V
Input high voltage
V
IH
K6X8008C2B Family
2.2
-
Vcc+0.5
2)
V
Input low voltage
V
IL
K6X8008C2B Family
-0.5
3)
-
0.8
V
CAPACITANCE
1)
(f=1MHz, T
A
=25
C)
1. Capacitance is sampled, not 100% tested.
Item
Symbol
Test Condition
Min
Max
Unit
Input capacitance
C
IN
V
IN
=0V
-
8
pF
Input/Output capacitance
C
IO
V
IO
=0V
-
10
pF
DC AND OPERATING CHARACTERISTICS
Item
Symbol
Test Conditions
Min Typ Max Unit
Input leakage current
I
LI
V
IN
=Vss to Vcc
-1
-
1
A
Output leakage current
I
LO
CS
1
=V
IH,
CS
2
=V
IL
or OE=V
IH
or WE=V
IL
, V
IO
=Vss to Vcc
-1
-
1
A
Operating power supply current
I
CC
I
IO
=0mA, CS
1
=V
IL,
CS
2
=V
IH
, WE=V
IH
, V
IN
=V
IH
or V
IL
-
-
6
mA
Average operating current
I
CC1
Cycle time=1
s, 100%duty, I
IO
=0mA, CS
1
0.2V,
CS
2
Vcc-0.2V, V
IN
0.2V or V
IN
V
CC
-0.2V
-
-
7
mA
I
CC2
Cycle time=Min, I
IO
=0mA, 100% duty, CS
1
=V
IL
, CS
2
=V
IH,
V
IN
=V
IL
or V
IH
-
-
35
mA
Output low voltage
V
OL
I
OL
= 2.1mA
-
-
0.4
V
Output high voltage
V
OH
I
OH
= -1.0mA
2.4
-
-
V
Standby Current(TTL)
I
SB
CS
1
=V
IH
, CS
2
=V
IL
, Other inputs=V
IH
or V
IL
-
-
0.4
mA
Standby Current(CMOS)
I
SB1
Other input =0~Vcc,
1) CS
1
Vcc-0.2V, CS
2
Vcc-0.2V (CS
1
con-
trolled) or 2) 0V
CS
2
0.2V(CS
2
controlled)
K6X8008C2B-B
-
-
25
A
K6X8008C2B-F
-
-
25
K6X8008C2B-Q
-
-
40
K6X8008C2B Family
Revision 1.0
September 2003
5
CMOS SRAM
C
L
1
)
1.Including scope and jig capacitance
AC OPERATING CONDITIONS
TEST CONDITIONS
(Test Load and Input/Output Reference)
Input pulse level: 0.8 to 2.4V
Input rising and falling time: 5ns
Input and output reference voltage: 1.5V
Output load(see right): C
L
=100pF+1TTL
C
L
=50pF+1TTL
DATA RETENTION CHARACTERISTICS
1.
CS
1
Vcc-0.2V,CS
2
Vcc-0.2V(CS
1
controlled) or CS
2
Vcc-0.2V(CS
2
controlled).
Item
Symbol
Test Condition
Min
Typ
Max
Unit
Vcc for data retention
V
DR
CS
1
Vcc-0.2V
1)
2.0
-
5.5
V
Data retention current
I
DR
Vcc=3.0V, CS
1
Vcc-0.2V
1)
K6X8008C2B-B
-
-
15
A
K6X8008C2B-F
15
K6X8008C2B-Q
30
Data retention set-up time
t
SDR
See data retention waveform
0
-
-
ms
Recovery time
t
RDR
5
-
-
AC CHARACTERISTICS
(V
CC
=4.5~5.5V, Commercial product: T
A
=0 to 70
C, Industrial product: T
A
=-40 to 85
C, Automotive product: T
A
=-40 to 125
C)
Parameter List
Symbol
Speed Bins
Units
55ns
70ns
Min
Max
Min
Max
Read
Read Cycle Time
t
RC
55
-
70
-
ns
Address Access Time
t
AA
-
55
-
70
ns
Chip Select to Output
t
CO
-
55
-
70
ns
Output Enable to Valid Output
t
OE
-
25
-
35
ns
Chip Select to Low-Z Output
t
LZ
10
-
10
-
ns
Output Enable to Low-Z Output
t
OLZ
5
-
5
-
ns
Chip Disable to High-Z Output
t
HZ
0
20
0
25
ns
Output Disable to High-Z Output
t
OHZ
0
20
0
25
ns
Output Hold from Address Change
t
OH
10
-
10
-
ns
Write
Write Cycle Time
t
WC
55
-
70
-
ns
Chip Select to End of Write
t
CW
45
-
60
-
ns
Address Set-up Time
t
AS
0
-
0
-
ns
Address Valid to End of Write
t
AW
45
-
60
-
ns
Write Pulse Width
t
WP
40
-
50
-
ns
Write Recovery Time
t
WR
0
-
0
-
ns
Write to Output High-Z
t
WHZ
0
20
0
20
ns
Data to Write Time Overlap
t
DW
25
-
30
-
ns
Data Hold from Write Time
t
DH
0
-
0
-
ns
End Write to Output Low-Z
t
OW
5
-
5
-
ns