ChipFind - документация

Электронный компонент: K6X8008T2B-TQ70

Скачать:  PDF   ZIP
K6X8008T2B.PDF
background image
K6X8008T2B Family
Revision 0.1
December 2002
1
CMOS SRAM
Preliminary
Document Title
1Mx8 bit Low Power and Low Voltage CMOS Static RAM
Revision History
Revision No.
0.0
0.1
Remark
Preliminary
Preliminary
History
Initial draft
Revised
- Deleted 44-TSOP2-400R package type.
Draft Date
October 31, 2002
December 11, 2002
The attached datasheets are provided by SAMSUNG Electronics. SAMSUNG Electronics CO., LTD. reserve the right to change the specifications and
products. SAMSUNG Electronics will answer to yourquestions about device. If you have any questions, please contact the SAMSUNG branch offices.
background image
K6X8008T2B Family
Revision 0.1
December 2002
2
CMOS SRAM
Preliminary
1Mx8 bit Low Power and Low Voltage full CMOS Static RAM
GENERAL DESCRIPTION
The K6X8008T2B families are fabricated by SAMSUNG
s
advanced full CMOS process technology. The families sup-
port various operating temperature range for user flexibility of
system design. The families also support low data retention
voltage for battery back-up operation with low data retention
current.
FEATURES
Process Technology: Full CMOS
Organization: 1M x8
Power Supply Voltage: 2.7~3.6V
Low Data Retention Voltage: 1.5V(Min)
Three state outputs
Package Type: 44-TSOP2-400F
Name
Function
Name
Function
CS
1
, CS
2
Chip Select Inputs
Vcc
Power
OE
Output Enable Input
Vss
Ground
WE
Write Enable Input
A
0
~A
19
Address Inputs
I/O
1
~I/O
8
Data Inputs/Outputs
NC
No Connect
PRO
DUCT FAMILY
1. This parameter is measured with 50pF test load (Vcc=3.0~3.6V).
Product Family
Operating Temperature
Vcc Range
Speed
Power Dissipation
PKG Type
Standby
(I
SB1
, Max)
Operating
(I
CC2
, Max)
K6X8008T2B-F
Industrial(-40~85
C)
2.7~3.6V
55
1)
/70ns
30
A
40mA
44-TSOP2-400F
K6X8008T2B-Q
Automotive(-40~125
C)
70ns
40
A
SAMSUNG ELECTRONICS CO., LTD. reserves the right to change products and specifications without notice.
FUNCTIONAL BLOCK DIAGRAM
Clk gen.
Row
select
I/O
1
~I/O
8
Data
cont
Data
cont
Vcc
Vss
Precharge circuit.
Memory array
1024 rows
1024
8 columns
I/O Circuit
Column select
PIN DESCRIPTION
WE
OE
CS1
Control Logic
CS2
Row
Addresses
Column Addresses
A4
A3
A2
A1
A0
CS1
NC
NC
I/O1
I/O2
Vcc
Vss
I/O3
I/O4
NC
NC
WE
A19
A18
A17
A16
A5
A6
A7
OE
CS2
A8
NC
NC
I/O8
I/O7
Vss
Vcc
I/O6
I/O5
NC
NC
A9
A10
A11
A12
44-TSOP2
Forward
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
24
23
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
A15
A14
A13
background image
K6X8008T2B Family
Revision 0.1
December 2002
3
CMOS SRAM
Preliminary
PRODUCT LIST
1. Operating voltage range is 3.0~3.6V
Industrial Temperature Products(-40~85
C)
Automotive Temperature Products(-40~125
C)
Part Name
Function
Part Name
Function
K6X8008T2B-TF55
1)
K6X8008T2B-TF70
44-TSOP2-F, 55ns, LL
44-TSOP2-F, 70ns, LL
K6X8008T2B-TQ70
44-TSOP2-F, 70ns, L
ABSOLUTE MAXIMUM RATINGS
1)
1. Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Functional operation should be
restricted to recommended operating condition. Exposure to absolute maximum rating conditions for extended periods may affect reliability.
Item
Symbol
Ratings
Unit
Remark
Voltage on any pin relative to Vss
V
IN
, V
OUT
-0.2 to V
CC
+0.3 (max. 3.9V)
V
-
Voltage on Vcc supply relative to Vss
V
CC
-0.2 to 3.9
V
-
Power Dissipation
P
D
1.0
W
-
Storage temperature
T
STG
-65 to 150
C
-
Operating Temperature
T
A
-40 to 85
C
K6X8008T2B-F
-40 to 125
C
K6X8008T2B-Q
FUNCTIONAL DESCRIPTION
Note: X means don
t care. (Must be low or high state)
CS
1
CS
2
OE
WE
I/O
1~8
Mode
Power
H
X
X
X
High-Z
Deselected
Standby
X
L
X
X
High-Z
Deselected
Standby
L
H
H
H
High-Z
Output Disabled
Active
L
H
L
H
Dout
Read
Active
L
H
X
L
Din
Write
Active
background image
K6X8008T2B Family
Revision 0.1
December 2002
4
CMOS SRAM
Preliminary
RECOMMENDED DC OPERATING CONDITIONS
1)
Note:
1. Industrial Product: T
A
=-40 to 85
C, otherwise specified.
Automotive Product: T
A
=-40 to 125
C, otherwise specified.
2. Overshoot: V
CC
+3.0V in case of pulse width
30ns.
3. Undershoot: -3.0V in case of pulse width
30ns.
4. Overshoot and undershoot are sampled, not 100% tested.
Item
Symbol
Product
Min
Typ
Max
Unit
Supply voltage
Vcc
K6X8008T2B Family
2.7
3.0/3.3
3.6
V
Ground
Vss
All Family
0
0
0
V
Input high voltage
V
IH
K6X8008T2B Family
2.2
-
Vcc+0.3
2)
V
Input low voltage
V
IL
K6X8008T2B Family
-0.3
3)
-
0.6
V
CAPACITANCE
1)
(f=1MHz, T
A
=25
C)
1. Capacitance is sampled, not 100% tested.
Item
Symbol
Test Condition
Min
Max
Unit
Input capacitance
C
IN
V
IN
=0V
-
8
pF
Input/Output capacitance
C
IO
V
IO
=0V
-
10
pF
DC AND OPERATING CHARACTERISTICS
Item
Symbol
Test Conditions
Min
Typ Max Unit
Input leakage current
I
LI
V
IN
=Vss to Vcc
-1
-
1
A
Output leakage current
I
LO
CS
1
=V
IH,
CS
2
=V
IL
or OE=V
IH
or WE=V
IL
, V
IO
=Vss to Vcc
-1
-
1
A
Average operating current
I
CC1
Cycle time=1
s, 100%duty, I
IO
=0mA, CS
1
0.2V, CS
2
Vcc-0.2V,
V
IN
0.2V or V
IN
Vcc-0.2V
-
-
3
mA
I
CC2
Cycle time=Min, I
IO
=0mA, 100% duty, CS
1
=V
IL
, CS
2
=V
IH,
V
IN
=V
IL
or V
IH
-
-
40
mA
Output low voltage
V
OL
I
OL
= 2.1mA
-
-
0.4
V
Output high voltage
V
OH
I
OH
= -1.0mA
2.4
-
-
V
Standby Current(TTL)
I
SB
CS
1
=V
IH
, CS
2
=V
IL
, Other inputs=V
IH
or V
IL
-
-
0.4
mA
Standby Current(CMOS)
I
SB1
Other input =0~Vcc,
1) CS
1
Vcc-0.2V, CS
2
Vcc-0.2V (CS
1
controlled) or
2) 0V
CS
2
0.2V(CS
2
controlled)
K6X8008T2B-F
-
-
30
A
K6X8008T2B-Q
-
-
40
background image
K6X8008T2B Family
Revision 0.1
December 2002
5
CMOS SRAM
Preliminary
C
L
1
)
1.Including scope and jig capacitance
AC OPERATING CONDITIONS
TEST CONDITIONS
(Test Load and Input/Output Reference)
Input pulse level: 0.4 to 2.2V
Input rising and falling time: 5ns
Input and output reference voltage: 1.5V
Output load(see right): C
L
=100pF+1TTL
C
L
=50pF+1TTL
DATA RETENTION CHARACTERISTICS
1.
CS
1
Vcc-0.2V,CS
2
Vcc-0.2V(CS
1
controlled) or CS
2
Vcc-0.2V(CS
2
controlled).
Item
Symbol
Test Condition
Min
Typ
Max
Unit
Vcc for data retention
V
DR
CS
1
Vcc-0.2V
1)
1.5
-
3.6
V
Data retention current
I
DR
Vcc=1.5V, CS
1
Vcc-0.2V
1)
K6X8008T2B-F
-
-
6
A
K6X8008T2B-Q
10
Data retention set-up time
t
SDR
See data retention waveform
0
-
-
ms
Recovery time
t
RDR
5
-
-
AC CHARACTERISTICS
(V
CC
=2.7~3.6V, Industrial product: T
A
=-40 to 85
C, Automotive product: T
A
=-40 to 125
C)
1. Voltage range is 3.0V~3.6V for industrial product.
Parameter List
Symbol
Speed Bins
Units
55ns
1
)
70ns
Min
Max
Min
Max
Read
Read Cycle Time
t
RC
55
-
70
-
ns
Address Access Time
t
AA
-
55
-
70
ns
Chip Select to Output
t
CO
-
55
-
70
ns
Output Enable to Valid Output
t
OE
-
25
-
35
ns
Chip Select to Low-Z Output
t
LZ
10
-
10
-
ns
Output Enable to Low-Z Output
t
OLZ
5
-
5
-
ns
Chip Disable to High-Z Output
t
HZ
0
20
0
25
ns
Output Disable to High-Z Output
t
OHZ
0
20
0
25
ns
Output Hold from Address Change
t
OH
10
-
10
-
ns
Write
Write Cycle Time
t
WC
55
-
70
-
ns
Chip Select to End of Write
t
CW
45
-
60
-
ns
Address Set-up Time
t
AS
0
-
0
-
ns
Address Valid to End of Write
t
AW
45
-
60
-
ns
Write Pulse Width
t
WP
40
-
50
-
ns
Write Recovery Time
t
WR
0
-
0
-
ns
Write to Output High-Z
t
WHZ
0
20
0
20
ns
Data to Write Time Overlap
t
DW
25
-
30
-
ns
Data Hold from Write Time
t
DH
0
-
0
-
ns
End Write to Output Low-Z
t
OW
5
-
5
-
ns
background image
K6X8008T2B Family
Revision 0.1
December 2002
6
CMOS SRAM
Preliminary
Address
Data Out
Previous Data Valid
Data Valid
TIMING DIAGRAMS
TIMING WAVEFORM OF READ CYCLE(1)
(Address Controlled
,
CS
1
=OE=V
IL
, CS
2
=WE=V
IH
)
t
AA
t
RC
t
OH
TIMING WAVEFORM OF READ CYCLE(2)
(WE=V
IH
)
Data Valid
High-Z
CS
1
Address
OE
Data out
NOTES (READ CYCLE)
1.
t
HZ
and
t
OHZ
are defined as the time at which the outputs achieve the open circuit conditions and are not referenced to output voltage
levels.
2. At any given temperature and voltage condition,
t
HZ
(Max.) is less than
t
LZ
(Min.) both for a given device and from device to device
interconnection.
CS
2
t
OH
t
AA
t
OLZ
t
LZ
t
OHZ
t
HZ(1,2)
t
RC
t
CO2
t
OE
t
CO1
background image
K6X8008T2B Family
Revision 0.1
December 2002
7
CMOS SRAM
Preliminary
TIMING WAVEFORM OF WRITE CYCLE(2)
(CS
1
Controlled)
Address
CS
1
t
WC
t
WR(4)
t
AS(3)
t
DW
t
DH
Data Valid
WE
Data in
Data out
High-Z
High-Z
CS
2
t
CW(2)
t
WP(1)
t
AW
TIMING WAVEFORM OF WRITE CYCLE(1)
(WE Controlled)
Address
CS
1
t
CW(2)
t
WR(4)
CS
2
t
CW(2)
t
WP(1)
t
DW
t
DH
t
OW
t
WHZ
Data Undefined
Data Valid
WE
Data in
Data out
t
WC
t
AW
t
AS(3)
background image
K6X8008T2B Family
Revision 0.1
December 2002
8
CMOS SRAM
Preliminary
DATA RETENTION WAVE FORM
CS
1
controlled
V
CC
2.7V
2.2V
V
DR
CS
1
GND
Data Retention Mode
CS
1
V
CC
- 0.2V
t
SDR
t
RDR
TIMING WAVEFORM OF WRITE CYCLE(3)
(CS
2
Controlled)
Address
CS
1
t
AW
NOTES (WRITE CYCLE)
1. A write occurs during the overlap of a low CS
1
, a high CS
2
and a low WE. A write begins at the latest transition among CS
1
goes low,
CS
2
going high and WE going low : A write end at the earliest transition among CS
1
going high, CS
2
going low and WE going high,
t
WP
is measured from the begining of write to the end of write.
2. t
CW
is measured from the CS
1
going low or CS
2
going high to the end of write.
3. t
AS
is measured from the address valid to the beginning of write.
4. t
WR
is measured from the end of write to the address change. t
WR
applied in case a write ends as CS
1
or WE going high t
WR2
applied
in case a write ends as CS
2
going to low.
CS
2
t
CW(2)
WE
Data in
Data Valid
Data out
High-Z
High-Z
t
CW(2)
t
WR(4)
t
WP(1)
t
DW
t
DH
t
AS(3)
t
WC
CS
2
controlled
V
CC
2.7V
0.4V
V
DR
CS
2
GND
Data Retention Mode
t
SDR
t
RDR
CS
2
0.2V
background image
K6X8008T2B Family
Revision 0.1
December 2002
9
CMOS SRAM
Preliminary
Unit: millimeters(inches)
PACKAGE DIMENSIONS
44 PIN THIN SMALL OUTLINE PACKAGE TYPE II (400F)
0
.
0
0
2
#1
0
.
0
5
#22
#44
#23
0.35
0.10
0.014
0.004
0.80
0.0315
M
I
N
.
0.047
1.20
MAX.
0.741
18.81
MAX.
18.41
0.10
0.725
0.004
11.76
0.20
0.463
0.008
+ 0
.10
- 0.0
5
0.50
+ 0.0
04
- 0.0
02
0.15
0.00
6
0.020
1
0
.
1
6
0
.
4
0
0
0.10
0.004
0~8
0.45 ~0.75
0.018 ~ 0.030
0.25
( )
0.010
( )
0.805
0.032
( )
MAX
1.00
0.10
0.039
0.004