ChipFind - документация

Электронный компонент: K7R161882B-FC25

Скачать:  PDF   ZIP
512Kx36 & 1Mx18 & 2Mx9 & 2Mx8 QDR
TM
II b2 SRAM
- 1 -
Rev 0.6
June. 2003
Preliminary
K7R163682B
K7R161882B
K7R160882B
K7R160982B
Document Title
512Kx36-bit, 1Mx18-bit, 2Mx9-bit, 2Mx8-bit QDR
TM
II b2 SRAM
The attached data sheets are prepared and approved by SAMSUNG Electronics. SAMSUNG Electronics CO., LTD. reserve the right to change the
specifications. SAMSUNG Electronics will evaluate and reply to your requests and questions on the parameters of this device. If you have any ques-
tions, please contact the SAMSUNG branch office near your office, call or contact Headquarters.
Revision History
Rev. No.
0.0
0.1
0.2
0.3
0.4
0.5
0.6
0.7
Remark

Advance
Preliminary
Preliminary
Preliminary
Preliminary
Preliminary
Preliminary
Preiliminary
History

1. Initial document.
1. Change the Boundary scan exit order.
2. Correct the Overshoot and Undershoot timing diagram.
1. Change the JTAG Block diagram
1. Change the DC characteristics table.
1. Correct the JTAG ID register definition
2. Correct the AC timing parameter (delete the tKHKH Max value)
1. Change the Maximum Clock cycle time.
2. Correct the 165FBGA package ball size.
1. Add the power up/down sequencing comment.
2. Update the DC current parameter (Icc and Isb).
1. Update the Stand-by current(Isb)
Draft Date
Oct. 17, 2002
Dec. 16, 2002
Dec. 26, 2002
Jan. 27, 2003
Mar. 20, 2003
April. 4, 2003
June. 20, 2003
June. 23, 2003
512Kx36 & 1Mx18 & 2Mx9 & 2Mx8 QDR
TM
II b2 SRAM
- 2 -
Rev 0.6
June. 2003
Preliminary
K7R163682B
K7R161882B
K7R160882B
K7R160982B
512Kx36-bit, 1Mx18-bit, 2Mx9-bit, 2Mx8-bit QDR
TM
II b2 SRAM
FEATURES
FUNCTIONAL BLOCK DIAGRAM
1.8V+0.1V/-0.1V Power Supply.
DLL circuitry for wide output data valid window and future
freguency scaling.
I/O Supply Voltage 1.5V+0.1V/-0.1V for 1.5V I/O,
1.8V+0.1V/-0.1V for 1.8V I/O
.
Separate independent read and write data ports
with concurrent read and write operation
HSTL I/O
Full data coherency, providing most current data .
Synchronous pipeline read with self timed early write.
Registered address, control and data input/output.
DDR(Double Data Rate) Interface on read and write ports.
Fixed 2-bit burst for both read and write operation.
Clock-stop supports to reduce current.
Two input clocks(K and K) for accurate DDR timing at clock
rising edges only.
Two input clocks for output data(C and C) to minimize
clock-skew and flight-time mismatches.
Two echo clocks (CQ and CQ) to enhance output data
traceability.
Single address bus.
Byte write (x9, x18, x36) and nybble(x8) write function.
Sepatate read/write control pin(R and W)
Simple depth expansion with no data contention.
Programmable output impenance.
JTAG 1149.1 compatible test access port.
165FBGA(11x15 ball aray FBGA) with body size of 13x15mm
R
ADDRESS
W
C
C
D(Data in)
ADD
REG
DATA
REG
CLK
GEN
CTRL
LOGIC
512Kx36
(1Mx18)
MEMORY
ARRAY
WRITE DRIVER
K
K
BW
X
36 (or 18)
4(or 2)
Organization
Part
Number
Cycle
Time
Access
Time
Unit
X36
K7R163682B-FC25
4.0
0.45
ns
K7R163682B-FC20
5.0
0.45
ns
K7R163682B-FC16
6.0
0.50
ns
X18
K7R161882B-FC25
4.0
0.45
ns
K7R161882B-FC20
5.0
0.45
ns
K7R161882B-FC16
6.0
0.50
ns
X9
K7R160982B-FC25
4.0
0.45
ns
K7R160982B-FC20
5.0
0.45
ns
K7R160982B-FC16
6.0
0.50
ns
X8
K7R160882B-FC25
4.0
0.45
ns
K7R160882B-FC20
5.0
0.45
ns
K7R160882B-FC16
6.0
0.50
ns
SELECT OUTPUT CONTROL
S
E
N
S
E

A
M
P
S
W
R
I
T
E
/
R
E
A
D

D
E
C
O
D
E
O
U
T
P
U
T

R
E
G
O
U
T
P
U
T

S
E
L
E
C
T
O
U
T
P
U
T

D
R
I
V
E
R
Notes
: 1. Numbers in ( ) are for x18 device, x8 and x9 device also the same with appropriate adjustments of depth and width.
72
18
18 (or 19)
36 (or 18)
Q(Data Out)
36 (or 18) 36 (or 18)
72
(Echo Clock out)
CQ, CQ
QDR SRAM and Quad Data Rate comprise a new family of products developed by Cypress, Hitachi, IDT, Micron, NEC and Samsung techno logy.
(or 19)
(or 36)
(or 36)
512Kx36 & 1Mx18 & 2Mx9 & 2Mx8 QDR
TM
II b2 SRAM
- 3 -
Rev 0.6
June. 2003
Preliminary
K7R163682B
K7R161882B
K7R160882B
K7R160982B
PIN CONFIGURATIONS
(TOP VIEW) K7R163682B(512Kx36)
Notes :
1. * Checked No Connect(NC) pins are reserved for higher density address, i.e. 3A for 72Mb, 10A for 144Mb and 2A for 288Mb.
2. BW
0
controls write to D0:D8, BW
1
controls write to D9:D17, BW
2
controls write to D18:D26 and BW
3
controls write to D27:D35.
1
2
3
4
5
6
7
8
9
10
11
A
CQ
V
SS
/SA*
NC/SA*
W
BW
2
K
BW
1
R
NC
V
SS
/SA*
CQ
B
Q27
Q18
D18
SA
BW
3
K
BW
0
SA
D17
Q17
Q 8
C
D27
Q28
D19
V
SS
SA
SA
SA
V
SS
D16
Q 7
D8
D
D28
D20
Q19
V
SS
V
SS
V
SS
V
SS
V
SS
Q16
D15
D7
E
Q29
D29
Q20
V
DDQ
V
SS
V
SS
V
SS
V
DDQ
Q15
D6
Q 6
F
Q30
Q21
D21
V
DDQ
V
DD
V
SS
V
DD
V
DDQ
D14
Q14
Q 5
G
D30
D22
Q22
V
DDQ
V
DD
V
SS
V
DD
V
DDQ
Q13
D13
D5
H
Doff
V
REF
V
DDQ
V
DDQ
V
DD
V
SS
V
DD
V
DDQ
V
DDQ
V
REF
ZQ
J
D31
Q31
D23
V
DDQ
V
DD
V
SS
V
DD
V
DDQ
D12
Q 4
D4
K
Q32
D32
Q23
V
DDQ
V
DD
V
SS
V
DD
V
DDQ
Q12
D3
Q 3
L
Q33
Q24
D24
V
DDQ
V
SS
V
SS
V
SS
V
DDQ
D11
Q11
Q 2
M
D33
Q34
D25
V
SS
V
SS
V
SS
V
SS
V
SS
D10
Q 1
D2
N
D34
D26
Q25
V
SS
SA
SA
SA
V
SS
Q10
D9
D1
P
Q35
D35
Q26
SA
SA
C
SA
SA
Q 9
D0
Q 0
R
TDO
TCK
SA
SA
SA
C
SA
SA
S A
TMS
TDI
PIN NAME
Notes:
1. C, C, K or K cannot be set to V
REF
voltage.
2. When ZQ pin is directly connected to V
DD
output impedance is set to minimum value and it cannot be connected to ground or left unconnected.
3. Not connected to chip pad internally.
SYMBOL
PIN NUMBERS
DESCRIPTION
NOTE
K, K
6B, 6A
Input Clock
C, C
6P, 6R
Input Clock for Output Data
1
CQ, CQ
11A, 1A
Output Echo Clock
Doff
1H
DLL Disable when low
SA
4B,8B,5C-7C,5N-7N,4P,5P,7P,8P,3R-5R,7R-9R
Address Inputs
D0-35
10P,11N,11M,10K,11J,11G,10E,11D,11C,10N,9M,9L
9J,10G,9F,10D,9C,9B,3B,3C,2D,3F,2G,3J,3L,3M,2N
1C,1D,2E,1G,1J,2K,1M,1N,2P
Data Inputs
Q0-35
11P,10M,11L,11K,10J,11F,11E,10C,11B,9P,9N,10L
9K,9G,10F,9E,9D,10B,2B,3D,3E,2F,3G,3K,2L,3N
3P,1B,2C,1E,1F,2J,1K,1L,2M,1P
Data Outputs
W
4A
Write Control Pin,active when low
R
8A
Read Control Pin,active when low
B W
0
, BW
1,
BW
2
, B W
3
7B,7A,5A,5B
Block Write Control Pin,active when low
V
REF
2H,10H
Input Reference Voltage
ZQ
11H
Output Driver Impedance Control Input
2
V
DD
5F,7F,5G,7G,5H,7H,5J,7J,5K,7K
Power Supply ( 1.8 V )
V
DDQ
4E,8E,4F,8F,4G,8G,3H,4H,8H,9H,4J,8J,4K,8K,4L,8L
Output Power Supply ( 1.5V or 1.8V )
V
SS
2A,10A,4C,8C,4D-8D,5E-7E,6F,6G,6H,6J,6K,5L-7L,4M,
8M,4N,8N
Ground
TMS
10R
JTAG Test Mode Select
TDI
11R
JTAG Test Data Input
TCK
2R
JTAG Test Clock
TDO
1R
JTAG Test Data Output
NC
3A, 9A
No Connect
3
512Kx36 & 1Mx18 & 2Mx9 & 2Mx8 QDR
TM
II b2 SRAM
- 4 -
Rev 0.6
June. 2003
Preliminary
K7R163682B
K7R161882B
K7R160882B
K7R160982B
PIN CONFIGURATIONS
(TOP VIEW) K7R161882B(1Mx18)
Notes:
1. * Checked No Connect(NC) pins are reserved for higher density address, i.e. 10A for 72Mb and 2A for 144Mb.
2. BW
0
controls write to D0:D8 and BW
1
controls write to D9:D17.
1
2
3
4
5
6
7
8
9
10
11
A
CQ
V
SS
/SA*
NC
W
BW
1
K
NC
R
S A
V
SS
/SA*
CQ
B
NC
Q9
D9
SA
NC
K
BW
0
SA
NC
NC
Q 8
C
NC
NC
D10
V
SS
SA
SA
SA
V
SS
NC
Q 7
D8
D
NC
D11
Q10
V
SS
V
SS
V
SS
V
SS
V
SS
NC
NC
D7
E
NC
NC
Q11
V
DDQ
V
SS
V
SS
V
SS
V
DDQ
NC
D6
Q 6
F
NC
Q12
D12
V
DDQ
V
DD
V
SS
V
DD
V
DDQ
NC
NC
Q 5
G
NC
D13
Q13
V
DDQ
V
DD
V
SS
V
DD
V
DDQ
NC
NC
D5
H
Doff
V
REF
V
DDQ
V
DDQ
V
DD
V
SS
V
DD
V
DDQ
V
DDQ
V
REF
ZQ
J
NC
NC
D14
V
DDQ
V
DD
V
SS
V
DD
V
DDQ
NC
Q 4
D4
K
NC
NC
Q14
V
DDQ
V
DD
V
SS
V
DD
V
DDQ
NC
D3
Q 3
L
NC
Q15
D15
V
DDQ
V
SS
V
SS
V
SS
V
DDQ
NC
NC
Q 2
M
NC
NC
D16
V
SS
V
SS
V
SS
V
SS
V
SS
NC
Q 1
D2
N
NC
D17
Q16
V
SS
SA
SA
SA
V
SS
NC
NC
D1
P
NC
NC
Q17
SA
SA
C
SA
SA
NC
D0
Q 0
R
TDO
TCK
SA
SA
SA
C
SA
SA
S A
TMS
TDI
PIN NAME
Notes:
1. C, C, K or K cannot be set to V
R E F
voltage.
2. When ZQ pin is directly connected to V
DD
output impedance is set to minimum value
and it cannot be connected to ground or left unconnected.
3. Not connected to chip pad internally.
SYMBOL
PIN NUMBERS
DESCRIPTION
NOTE
K, K
6B, 6A
Input Clock
C, C
6P, 6R
Input Clock for Output Data
1
CQ, CQ
11A, 1A
Output Echo Clock
Doff
1H
DLL Disable when low
SA
9A,4B,8B,5C-7C,5N-7N,4P,5P,7P,8P,3R-5R,7R-9R
Address Inputs
D0-17
10P,11N,11M,10K,11J,11G,10E,11D,11C,3B,3C,2D,
3F,2G,3J,3L,3M,2N
Data Inputs
Q0-17
11P,10M,11L,11K,10J,11F,11E,10C,11B,2B,3D,3E,
2F,3G,3K,2L,3N,3P
Data Outputs
W
4A
Write Control Pin,active when low
R
8A
Read Control Pin,active when low
B W
0
, BW
1
7B, 5A
Block Write Control Pin,active when low
V
REF
2H,10H
Input Reference Voltage
ZQ
11H
Output Driver Impedance Control Input
2
V
DD
5F,7F,5G,7G,5H,7H,5J,7J,5K,7K
Power Supply ( 1.8 V )
V
DDQ
4E,8E,4F,8F,4G,8G,3H,4H,8H,9H,4J,8J,4K,8K,4L,8L
Output Power Supply ( 1.5V or 1.8V )
V
SS
2A,10A,4C,8C,4D-8D,5E-7E,6F,6G,6H,6J,6K,5L-7L,4M-8M,4N,8N
Ground
TMS
10R
JTAG Test Mode Select
TDI
11R
JTAG Test Data Input
TCK
2R
JTAG Test Clock
TDO
1R
JTAG Test Data Output
NC
3A,7A,1B,5B,9B,10B,1C,2C,9C,1D,9D,10D,1E,2E,9E,1F,9F,
10F,1G,9G,10G,1J,2J,9J,1K,2K,9K,1L,9L,10L,1M,2M,
9M,1N,9N,10N,1P,2P,9P
No Connect
3
512Kx36 & 1Mx18 & 2Mx9 & 2Mx8 QDR
TM
II b2 SRAM
- 5 -
Rev 0.6
June. 2003
Preliminary
K7R163682B
K7R161882B
K7R160882B
K7R160982B
PIN CONFIGURATIONS
(TOP VIEW) K7R160882B(2Mx8)
Notes:
1. * Checked No Connect(NC) pin is reserved for higher density address, i.e. 2A for 72Mb.
2. NW
0
controls write to D0:D3 and NW
1
controls write to D4:D7.
1
2
3
4
5
6
7
8
9
10
11
A
CQ
V
SS
/SA*
SA
W
NW
1
K
NC
R
S A
Vss
CQ
B
NC
NC
NC
SA
NC
K
NW
0
SA
NC
NC
Q 3
C
NC
NC
NC
V
SS
SA
SA
SA
V
SS
NC
NC
D3
D
NC
D4
NC
V
SS
V
SS
V
SS
V
SS
V
SS
NC
NC
NC
E
NC
NC
Q4
V
DDQ
V
SS
V
SS
V
SS
V
DDQ
NC
D2
Q 2
F
NC
NC
NC
V
DDQ
V
DD
V
SS
V
DD
V
DDQ
NC
NC
NC
G
NC
D5
Q5
V
DDQ
V
DD
V
SS
V
DD
V
DDQ
NC
NC
NC
H
Doff
V
REF
V
DDQ
V
DDQ
V
DD
V
SS
V
DD
V
DDQ
V
DDQ
V
REF
ZQ
J
NC
NC
NC
V
DDQ
V
DD
V
SS
V
DD
V
DDQ
NC
Q 1
D1
K
NC
NC
NC
V
DDQ
V
DD
V
SS
V
DD
V
DDQ
NC
NC
NC
L
NC
Q6
D6
V
DDQ
V
SS
V
SS
V
SS
V
DDQ
NC
NC
Q 0
M
NC
NC
NC
V
SS
V
SS
V
SS
V
SS
V
SS
NC
NC
D0
N
NC
D7
NC
V
SS
SA
SA
SA
V
SS
NC
NC
NC
P
NC
NC
Q7
SA
SA
C
SA
SA
NC
NC
NC
R
TDO
TCK
SA
SA
SA
C
SA
SA
S A
TMS
TDI
PIN NAME
Notes:
1. C, C, K or K cannot be set to V
R E F
voltage.
2. When ZQ pin is directly connected to V
DD
output impedance is set to minimum value
and it cannot be connected to ground or left unconnected.
3. Not connected to chip pad internally.
SYMBOL
PIN NUMBERS
DESCRIPTION
NOTE
K, K
6B, 6A
Input Clock
C, C
6P, 6R
Input Clock for Output Data
1
CQ, CQ
11A, 1A
Output Echo Clock
Doff
1H
DLL Disable when low
SA
3A,9A,4B,8B,5C-7C,5N-7N,4P,5P,7P,8P,3R-5R,7R-9R
Address Inputs
D0-7
11M,11J,10E,11C,2D,2G,3L,2N
Data Inputs
Q0-7
11L,10J,11E,11B,3E,3G,2L,3P
Data Outputs
W
4A
Write Control Pin,active when low
R
8A
Read Control Pin,active when low
NW
0
, NW
1
7B, 5A
Nybble Write Control Pin,active when low
V
REF
2H,10H
Input Reference Voltage
ZQ
11H
Output Driver Impedance Control Input
2
V
DD
5F,7F,5G,7G,5H,7H,5J,7J,5K,7K
Power Supply ( 1.8 V )
V
DDQ
4E,8E,4F,8F,4G,8G,3H,4H,8H,9H,4J,8J,4K,8K,4L,8L
Output Power Supply ( 1.5V or 1.8V )
V
SS
2A,10A,4C,8C,4D-8D,5E-7E,6F,6G,6H,6J,6K,5L-7L,4M-8M,4N,8N
Ground
TMS
10R
JTAG Test Mode Select
TDI
11R
JTAG Test Data Input
TCK
2R
JTAG Test Clock
TDO
1R
JTAG Test Data Output
NC
7A,1B,2B,3B,5B,9B,10B,1C,2C,3C,9C,10C,1D,3D,9D,10D,11D
1E,2E,9E,1F,2F,3F,9F,10F,11F,1G,9G,10G,11G,1J,2J,3J,9J
1K,2K,3K,10K,11K,9K,1L,9L,10L,1M,2M,3M,9M,10M,1N,3N,9N
10N,11N,1P,2P,9P,10P,11P
No Connect
3
512Kx36 & 1Mx18 & 2Mx9 & 2Mx8 QDR
TM
II b2 SRAM
- 6 -
Rev 0.6
June. 2003
Preliminary
K7R163682B
K7R161882B
K7R160882B
K7R160982B
PIN CONFIGURATIONS
(TOP VIEW) K7R160882B(2Mx9)
Notes:
1. * Checked No Connect(NC) pin is reserved for higher density address, i.e. 2A for 72Mb.
2. BW controls write to D0:D8 .
1
2
3
4
5
6
7
8
9
10
11
A
CQ
V
SS
/SA*
SA
W
NC
K
NC
R
S A
Vss
CQ
B
NC
NC
NC
SA
NC
K
BW
SA
NC
NC
Q 3
C
NC
NC
NC
V
SS
SA
SA
SA
V
SS
NC
NC
D3
D
NC
D4
NC
V
SS
V
SS
V
SS
V
SS
V
SS
NC
NC
NC
E
NC
NC
Q4
V
DDQ
V
SS
V
SS
V
SS
V
DDQ
NC
D2
Q 2
F
NC
NC
NC
V
DDQ
V
DD
V
SS
V
DD
V
DDQ
NC
NC
NC
G
NC
D5
Q5
V
DDQ
V
DD
V
SS
V
DD
V
DDQ
NC
NC
NC
H
Doff
V
REF
V
DDQ
V
DDQ
V
DD
V
SS
V
DD
V
DDQ
V
DDQ
V
REF
ZQ
J
NC
NC
NC
V
DDQ
V
DD
V
SS
V
DD
V
DDQ
NC
Q 1
D1
K
NC
NC
NC
V
DDQ
V
DD
V
SS
V
DD
V
DDQ
NC
NC
NC
L
NC
Q6
D6
V
DDQ
V
SS
V
SS
V
SS
V
DDQ
NC
NC
Q 0
M
NC
NC
NC
V
SS
V
SS
V
SS
V
SS
V
SS
NC
NC
D0
N
NC
D7
NC
V
SS
SA
SA
SA
V
SS
NC
NC
NC
P
NC
NC
Q7
SA
SA
C
SA
SA
NC
D8
Q 8
R
TDO
TCK
SA
SA
SA
C
SA
SA
S A
TMS
TDI
PIN NAME
Notes:
1. C, C, K or K cannot be set to V
R E F
voltage.
2. When ZQ pin is directly connected to V
DD
output impedance is set to minimum value
and it cannot be connected to ground or left unconnected.
3. Not connected to chip pad internally.
SYMBOL
PIN NUMBERS
DESCRIPTION
NOTE
K, K
6B, 6A
Input Clock
C, C
6P, 6R
Input Clock for Output Data
1
CQ, CQ
11A, 1A
Output Echo Clock
Doff
1H
DLL Disable when low
SA
3A,9A,4B,8B,5C-7C,5N-7N,4P,5P,7P,8P,3R-5R,7R-9R
Address Inputs
D0-8
11M,11J,10E,11C,2D,2G,3L,2N,10P
Data Inputs
Q0-8
11L,10J,11E,11B,3E,3G,2L,3P,11P
Data Outputs
W
4A
Write Control Pin,active when low
R
8A
Read Control Pin,active when low
B W
7B
Nybble Write Control Pin,active when low
V
REF
2H,10H
Input Reference Voltage
ZQ
11H
Output Driver Impedance Control Input
2
V
DD
5F,7F,5G,7G,5H,7H,5J,7J,5K,7K
Power Supply ( 1.8 V )
V
DDQ
4E,8E,4F,8F,4G,8G,3H,4H,8H,9H,4J,8J,4K,8K,4L,8L
Output Power Supply ( 1.5V or 1.8V )
V
SS
2A,10A,4C,8C,4D-8D,5E-7E,6F,6G,6H,6J,6K,5L-7L,4M-8M,4N,8N
Ground
TMS
10R
JTAG Test Mode Select
TDI
11R
JTAG Test Data Input
TCK
2R
JTAG Test Clock
TDO
1R
JTAG Test Data Output
NC
7A,5A,1B,2B,3B,5B,9B,10B,1C,2C,3C,9C,10C,1D,3D,9D,10D,11
D
1E,2E,9E,1F,2F,3F,9F,10F,11F,1G,9G,10G,11G,1J,2J,3J,9J
1K,2K,3K,10K,11K,9K,1L,9L,10L,1M,2M,3M,9M,10M,1N,3N,9N
10N,11N,1P,2P,9P
No Connect
3
512Kx36 & 1Mx18 & 2Mx9 & 2Mx8 QDR
TM
II b2 SRAM
- 7 -
Rev 0.6
June. 2003
Preliminary
K7R163682B
K7R161882B
K7R160882B
K7R160982B
The K7R163682B,K7R161882B , K7R160982B and K7R160882B are 18,874,368-bits QDR(Quad Data Rate)
Synchronous Pipelined Burst SRAMs.
They are organized as 524,288 words by 36bits for K7R163682B, 1,048,576 words by 18 bits for K7R161882B, 2,097,152 words
by 9bits for K7R160982B and 2,097,152 words by 8bits for K7R160882B.
The QDR operation is possible by supporting DDR read and write operations through separate data output and input ports
with the same cycle. Memory bandwidth is maxmized as data can be transfered into sram
on every rising edge of K and K , and transfered out of sram on every rising edge of C and C.
And totally independent read and write ports eliminate the need for high speed bus turn around.
Address, data inputs, and all control signals are synchronized to the input clock ( K or K ).
Normally data outputs are synchronized to output clocks ( C and C ), but when C and C are tied high,
the data outputs are synchronized to the input clocks ( K and K ).
Read data are referenced to echo clock ( CQ or CQ ) outputs.
Read address is registered on rising edges of the input K clocks, and write address is
registered on rising edges of the input K clocks.
Common address bus is used to access address both for read and write operations.
The internal burst counter is fiexd to 2-bit sequential for both read and write operations.
Synchronous pipeline read and early write enable high speed operations.
Simple depth expansion is accomplished by using R and W for port selection.
Byte write operation is supported with BW
0
and BW
1
( BW
2
and B W
3)
pins for x18 ( x36 ) device and only BW pin for x9 device.
Nybble write operation is supported with NW
0
and NW
1
pins for x8 device.
IEEE 1149.1 serial boundary scan (JTAG) simplifies monitoriing package pads attachment status with system.
The K7R163682B,K7R161882B, K7R160982B and K7R160882B are implemented with SAMSUNG's high performance
6T CMOS technology and is available in 165pin FBGA packages. Multiple power and ground pins minimize ground bounce.
GENERAL DESCRIPTION
Read Operations
Read cycles are initiated by activating R at the rising edge of the positive input clock K.
Address is presented and stored in the read address register synchronized with K clock.
For 2-bit burst DDR operation, it will access two 36-bit or 18-bit or 9-bit or 8-bit data words with each read command.
The first pipelined data is transfered out of the device triggered by C clock following next K clock rising edge.
Next burst data is triggered by the rising edge of following C clock rising edge.
Continuous read operations are initated with K clock rising edge.
And pipelined data are transferred out of device on every rising edge of both C and C clocks.
In case C and C tied to high, output data are triggered by K and K insted of C and C.
When the R is disabled after a read operation, the K7R163682B,K7R161882B, K7R160982B and K7R160882B will first complete
burst read operation before entering into deselect mode at the next K clock rising edge.
Then output drivers disabled automatically to high impedance state.
Echo clock operation
To assure the output tracibility, the SRAM provides the output Echo clock, pair of compliment clock CQ and CQ,
which are synchronized with internal data output.
Echo clocks run free during normal operation.
The Echo clock is triggered by internal output clock signal, and transfered to external through same structures
as output driver.
The following power-up supply voltage application is recommended: V
SS
, V
DD
, V
DDQ
, V
REF
, then V
IN
. V
DD
and V
DDQ
can be applied
simultaneously, as long as V
DDQ
does not exceed V
DD
by more than 0.5V during power-up. The following power-down supply voltage
removal sequence is recommended: V
IN
, V
REF
, V
DDQ
, V
DD
, V
SS
. V
DD
and V
DDQ
can be removed simultaneously, as long as V
DDQ
does not exceed V
DD
by more than 0.5V during power-down.
Power-Up/Power-Down Supply Voltage Sequencing
512Kx36 & 1Mx18 & 2Mx9 & 2Mx8 QDR
TM
II b2 SRAM
- 8 -
Rev 0.6
June. 2003
Preliminary
K7R163682B
K7R161882B
K7R160882B
K7R160982B
Write cycles are initiated by activating W at the rising edge of the positive input clock K.
Address is presented and stored in the write address register synchronized with following K clock.
For 2-bit burst DDR operation, it will write two 36-bit or 18-bit or 9-bit or 8-bit data words with each write command.
The first "early" data is transfered and registered in to the device synchronous with same K clock rising edge with W presented.
Next burst data is transfered and registered synchronous with following K clock rising edge.
Continuous write operations are initated with K rising edge.
And "early writed" data is presented to the device on every rising edge of both K and K clocks.
When the W is disabled, the K7R163682B,K7R161882B, K7R160982B and K7R160882B will enter into deselect mode.
The device disregards input data presented on the same cycle W disabled.
The K7R163682B, K7R161882B and K7R160982B support byte write operations.
With activating BW
0
or BW
1
( BW
2
or BW
3 )
in write cycle, only one byte of input data is presented.
In K7R161882B, BW
0
controls write operation to D0:D8, BW
1
controls write operation to D9:D17.
And in K7R163682B BW
2
controls write operation to D18:D26, BW
3
controls write operation to D27:D35.
And in K7R160982B BW controls write operation to D0:D8.
The the K7R160882B support nybble write operations.
In K7R160882B, NW
0
controls write operation to D0:D3, NW
1
controls write operation to D4:D7.
Write Operations
Programmable Impedance Output Buffer Operation
Depth Expansion
The designer can program the SRAM's output buffer impedance by terminating the ZQ pin to V
SS
through a precision resistor(RQ).
The value of RQ (within 15%) is five times the output impedance desired.
For example, 250
resistor will give an output impedance of 50
.
Impedance updates occur early in cycles that do not activate the outputs, such as deselect cycles.
In all cases impedance updates are transparent to the user and do not produce access time "push-outs" or other anomalous behav-
ior in the SRAM.
To guarantee optimum output driver impedance after power up, the SRAM needs 1024 non-read cycles.
K7R163682B,K7R161882B, K7R160982B and K7R160882B can be operated with the single clock pair K and K,
insted of C or C for output clocks.
To operate these devices in single clock mode, C and C must be tied high during power up and must be maintained high
during operation.
After power up, this device can't change to or from single clock mode.
System flight time and clock skew could not be compensated in this mode.
Separate input and output ports enables easy depth expansion.
Each port can be selected and deselected independently and read and write operation do not affect each other.
Before chip deselected, all read and write pending operations are completed.
Clock Consideration
K7R163682B,K7R161882B, K7R160982B and K7R160882B utlizes internal DLL(Delay-Locked Loops) for maximum output
data valid window.
It can be placed into a stopped-clock state to minimize power with a modest restart time of 1024 clock cycles.
Circuitry automatically resets the DLL when absence of input clock is detected.
Singel Clock Mode
512Kx36 & 1Mx18 & 2Mx9 & 2Mx8 QDR
TM
II b2 SRAM
- 9 -
Rev 0.6
June. 2003
Preliminary
K7R163682B
K7R161882B
K7R160882B
K7R160982B
READ
DDR READ
WRITE PORT NOP
READ NOP
POWER-UP
WRITE NOP
LOAD NEW
WRITE ADDRESS
LOAD NEW
READ ADDRESS
ALWAYS
(FIXED)
WRITE
STATE DIAGRAM
Notes
: 1. Internal burst counter is fixed as 2-bit linear, i.e. when first address is A0+0, next internal burst address is A0+1.
2. "READ" refers to read active status with R=Low, "READ" refers to read inactive status with R=high. "WRITE" and " WRITE" are the same case.
3. Read and write state machine can be active simulateneously.
4. State machine control timing sequence is controlled by K.
ALWAYS
(FIXED)
READ
WRITE
READ
WRITE
READ
WRITE
DDR WRITE
512Kx36 & 1Mx18 & 2Mx9 & 2Mx8 QDR
TM
II b2 SRAM
- 10 -
Rev 0.6
June. 2003
Preliminary
K7R163682B
K7R161882B
K7R160882B
K7R160982B
WRITE TRUTH TABLE
(x18)
Notes:
1. X means "Don
t Care".
2. All inputs in this table must meet setup and hold time around the rising edge of input clock K or K (
).
3. Assumes a WRITE cycle was initiated.
4. This table illustates operation for x18 devices. x8 device operation is similar except that NW
0
controls D0:D3 and NW
0
controls D4:D7.
5. This table illustates operation for x18 devices. x9 device operation is similar except that
BW
controls D0:D8.
K
K
BW
0
BW
1
OPERATION
L
L
WRITE ALL BYTEs ( K
)
L
L
WRITE ALL BYTEs ( K
)
L
H
WRITE BYTE 0 ( K
)
L
H
WRITE BYTE 0 ( K
)
H
L
WRITE BYTE 1 ( K
)
H
L
WRITE BYTE 1 ( K
)
H
H
WRITE NOTHING ( K
)
H
H
WRITE NOTHING ( K
)
WRITE TRUTH TABLE
(x36)
Notes:
1. X means "Don
t Care".
2. All inputs in this table must meet setup and hold time around the rising edge of input clock K or K (
).
3. Assumes a WRITE cycle was initiated.
K
K
BW
0
BW
1
BW
2
BW
3
OPERATION
L
L
L
L
WRITE ALL BYTEs ( K
)
L
L
L
L
WRITE ALL BYTEs ( K
)
L
H
H
H
WRITE BYTE 0 ( K
)
L
H
H
H
WRITE BYTE 0 ( K
)
H
L
H
H
WRITE BYTE 1 ( K
)
H
L
H
H
WRITE BYTE 1 ( K
)
H
H
L
L
WRITE BYTE 2 and BYTE 3 ( K
)
H
H
L
L
WRITE BYTE 2 and BYTE 3 ( K
)
H
H
H
H
WRITE NOTHING ( K
)
H
H
H
H
WRITE NOTHING ( K
)
TRUTH TABLES
SYNCHRONOUS TRUTH TABLE
Notes:
1. X means "Don
t Care".
2. The rising edge of clock is symbolized by (
).
3. Before enter into clock stop status, all pending read and write operations will be completed.
K
R
W
D
Q
OPERATION
D(A0)
D(A1)
Q(A0)
Q(A1)
Stopped
X
X
Previous state
Previous state
Previous state
Previous state
Clock Stop
H
H
X
X
High-Z
High-Z
No Operation
L
X
X
X
D
OUT
at C(t+1)
D
OUT
at C(t+2)
Read
X
L
Din at K(t)
Din at K(t)
X
X
Write
512Kx36 & 1Mx18 & 2Mx9 & 2Mx8 QDR
TM
II b2 SRAM
- 11 -
Rev 0.6
June. 2003
Preliminary
K7R163682B
K7R161882B
K7R160882B
K7R160982B
DC ELECTRICAL CHARACTERISTICS
(V
DD
=1.8V
0.1V, T
A
=0
C to +70
C)
Notes:
1. Minimum cycle. I
OUT
=0mA.
2. |I
OH
|=(V
DDQ
/2)/(RQ/5)
15% for 175
RQ
350
.
3. |I
OL
|=(V
DDQ
/2)/(RQ/5)
15% for 175
RQ
350
.
4. Minimum Impedance Mode when ZQ pin is connected to V
DDQ
.
5. Operating current is calculated with 50% read cycles and 50% write cycles.
6. Standby Current is only after all pending read and write burst opeactions are completed.
7. Programmable Impedance Mode.
8. These are DC test criteria. DC design criteria is V
REF
50mV. The AC V
IH
/V
IL
levels are defined separately for measuring timing parameters.
9. V
IL
(Min)DC=
-
0.3V, V
IL
(Min)AC=-1.5V(pulse width
3ns).
10. V
IH
(Max)DC=
V
DDQ
+0.3, V
IH
(Max)AC=
V
DDQ
+0.85V(pulse width
3ns).
PARAMETER
SYMBOL
TEST CONDITIONS
MIN
MAX
UNIT NOTE
Input Leakage Current
I
IL
V
DD
=Max ; V
IN
=V
SS
to V
DDQ
-2
+2
A
Output Leakage Current
I
OL
Output Disabled,
-2
+2
A
Operating Current
(x36) : DDR
I
CC
V
DD
=Max , I
OUT
=0mA
Cycle Time
t
KHKH
Min
-25
-
600
mA
1,5
-20
-
550
-16
-
500
Operating Current
(x18) : DDR
I
CC
V
DD
=Max , I
OUT
=0mA
Cycle Time
t
KHKH
Min
-25
-
500
mA
1,5
-20
-
450
-16
-
400
Operating Current
(,x9/x8) : DDR
I
CC
V
DD
=Max , I
OUT
=0mA
Cycle Time
t
KHKH
Min
-25
-
480
mA
1,5
-20
-
430
-16
-
380
Standby Current(NOP): DDR
I
SB1
Device deselected, I
OUT
=0mA,
f=Max,
All Inputs
0.2V or
V
DD
-0.2V
-25
-
250
mA
1,6
-20
-
230
-16
-
210
Output High Voltage
V
OH1
V
DDQ
/2-0.12
V
DDQ
/2+0.12
V
2,7
Output Low Voltage
V
OL1
V
DDQ
/2-0.12
V
DDQ
/2+0.12
V
3,7
Output High Voltage
V
OH2
I
OH
=-1.0mA
V
DDQ
-0.2
V
DDQ
V
4
Output Low Voltage
V
OL2
I
OL
=1.0mA
V
SS
0.2
V
4
Input Low Voltage
V
IL
-0.3
V
REF
-0.1
V
8,9
Input High Voltage
V
IH
V
REF
+0.1
V
DDQ
+0.3
V
8,10
ABSOLUTE MAXIMUM RATINGS*
*Note:
1. Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating
only and functional operation of the device at these or any other conditions above those indicated in the operating sections of this specification
is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.
2. V
DDQ
must not exceed V
DD
during normal operation.
PARAMETER
SYMBOL
RATING
UNIT
Voltage on V
DD
Supply Relative to V
SS
V
DD
-0.5 to 2.9
V
Voltage on V
DDQ
Supply Relative to V
SS
V
DDQ
-0.5 to V
DD
V
Voltage on Input Pin Relative to V
SS
V
IN
-0.5 to V
DD+
0.3
V
Storage Temperature
T
STG
-65 to 150
C
Operating Temperature
T
OPR
0 to 70
C
Storage Temperature Range Under Bias
T
BIAS
-10 to 85
C
512Kx36 & 1Mx18 & 2Mx9 & 2Mx8 QDR
TM
II b2 SRAM
- 12 -
Rev 0.6
June. 2003
Preliminary
K7R163682B
K7R161882B
K7R160882B
K7R160982B
Note:
For power-up, V
IH
V
DDQ
+0.3V and V
DD
1.7V and V
DDQ
1.4V t
200ms
V
DDQ
V
IL
V
DDQ
+0.5V
20% t
KHKH
(MIN)
V
SS
V
IH
V
SS
-0.5V
20% t
KHKH
(MIN)
Undershoot Timing
Overershoot Timing
OPERATING CONDITIONS
(0
C
T
A
70
C)
PARAMETER
SYMBOL
Min
MAX
UNIT
Supply Voltage
V
DD
1.7
1.9
V
V
DDQ
1.4
1.9
V
Reference
Voltage
V
REF
0.68
0.95
V
Ground
V
SS
0
0
V
V
DDQ
/2
50
SRAM
Zo=50
0.75V
V
REF
ZQ
250
AC TEST OUTPUT LOAD
AC TEST CONDITIONS
Note
: Parameters are tested with RQ=250
Parameter
Symbol
Value
Unit
Core Power Supply Voltage
V
DD
1.7~1.9
V
Output Power Supply Voltage
V
DDQ
1.4~1.9
V
Input High/Low Level
V
IH
/V
IL
1.25/0.25
V
Input Reference Level
V
REF
0.75
V
Input Rise/Fall Time
T
R
/T
F
0.3/0.3
ns
Output Timing Reference Level
V
DDQ
/2
V
AC ELECTRICAL CHARACTERISTICS
(V
DD
=1.8V
0.1V, T
A
=0
C to +70
C)
Notes:
1. This condition is for AC function test only, not for AC parameter test.
2. To maintain a valid level, the transitioning edge of the input must :
a) Sustain a constant slew rate from the current AC level through the target AC level, V
IL(AC)
or V
IH(AC)
b) Reach at least the target AC level
c) After the AC target level is reached, continue to maintain at least the target DC level, V
IL(DC)
or V
IH(DC)
PARAMETER
SYMBOL
MIN
MAX
UNIT
NOTES
Input High Voltage
V
IH
(AC)
V
REF
+ 0.2
-
V
1,2
Input Low Voltage
V
IL
(AC)
-
V
REF
- 0.2
V
1,2
V
DDQ
+0.25V
V
SS
-0.25V
512Kx36 & 1Mx18 & 2Mx9 & 2Mx8 QDR
TM
II b2 SRAM
- 13 -
Rev 0.6
June. 2003
Preliminary
K7R163682B
K7R161882B
K7R160882B
K7R160982B
AC TIMING CHARACTERISTICS
(V
DD
=1.8V
0.1V, T
A
=0
C to +70
C)
Notes
: 1. All address inputs must meet the specified setup and hold times for all latching clock edges.
2. Control singles are R, W,BW
0
,BW
1
and (NW
0
, NW
1
, for x8) and (BW
2
, BW
3
, also for x36)
3. If C,C are tied high, K,K become the references for C,C timing parameters.
4. To avoid bus contention, at a given voltage and temperature tCHQX
1
is bigger than tCHQZ.
The specs as shown do not imply bus contention beacuse tCHQX
1
is a MIN parameter that is worst case at totally different test conditions
(0
C, 1.9V) than tCHQZ, which is a MAX parameter(worst case at 70
C, 1.7V)
It is not possible for two SRAMs on the same board to be at such different voltage and temperature.
5. Clock phase jitter is the variance from clock rising edge to the next expected clock rising edge.
6. Vdd slew rate must be less than 0.1V DC per 50 ns for DLL lock retention. DLL lock time begins once Vdd and input clock are stable.
7. Echo clock is very tightly controlled to data valid/data hold. By design, there is a
0.1
ns variation from echo clock to data.
The data sheet parameters reflect tester guardbands and test setup variations.
PARAMETER
SYMBOL
-25
-20
-16
UNITS NOTES
MIN
MAX
MIN
MAX
MIN
MAX
Clock
Clock Cycle Time (K, K, C, C)
t
KHKH
4.00
6.30
5.00
7.88
6.00
8.40
ns
Clock Phase Jitter (K, K, C, C)
t
KC var
0.20
0.20
0.20
ns
5
Clock High Time (K, K , C, C)
t
KHKL
1.60
2.00
2.40
ns
Clock Low Time (K, K, C, C)
t
KLKH
1.60
2.00
2.40
ns
Clock to Clock (K
K
, C
C
)
t
KHKH
1.80
2.20
2.70
ns
Clock to data clock (K
C
, K
C
)
t
KHCH
0.00
1.80
0.00
2.30
0.00
2.80
ns
DLL Lock Time (K, C)
t
KC lock
1024
1024
1024
cycle
6
K Static to DLL reset
t
KC reset
30
30
30
ns
Output Times
C, C High to Output Valid
t
CHQV
0.45
0.45
0.50
ns
3
C, C High to Output Hold
t
CHQX
-0.45
-0.45
-0.50
ns
3
C, C High to Echo Clock Valid
t
CHCQV
0.45
0.45
0.50
ns
C, C High to Echo Clock Hold
t
CHCQX
-0.45
-0.45
-0.50
ns
CQ, CQ High to Output Valid
t
CQHQV
0.30
0.35
0.40
ns
7
CQ, CQ High to Output Hold
t
CQHQX
-0.30
-0.35
-0.40
ns
7
C, High to Output High-Z
t
CHQZ
0.45
0.45
0.50
ns
3
C, High to Output Low-Z
t
CHQX1
-0.45
-0.45
-0.50
ns
3
Setup Times
Address valid to K rising edge
t
AVKH
0.35
0.40
0.50
ns
Control inputs valid to K rising edge
t
IVKH
0.35
0.40
0.50
ns
2
Data-in valid to K, K rising edge
t
DVKH
0.35
0.40
0.50
ns
Hold Times
K rising edge to address hold
t
KHAX
0.35
0.40
0.50
ns
K rising edge to control inputs hold
t
KHIX
0.35
0.40
0.50
ns
K, K rising edge to data-in hold
t
KHDX
0.35
0.40
0.50
ns
512Kx36 & 1Mx18 & 2Mx9 & 2Mx8 QDR
TM
II b2 SRAM
- 14 -
Rev 0.6
June. 2003
Preliminary
K7R163682B
K7R161882B
K7R160882B
K7R160982B
APPLICATION INRORMATION
THERMAL RESISTANCE
Note
: Junction temperature is a function of on-chip power dissipation, package thermal impedance, mounting site temperature and mounting site
thermal impedance. T
J
=T
A
+ P
D
x
JA
PRMETER
SYMBOL
Typ
Unit
NOTES
Junction to Ambient
JA
TBD
C
/W
Junction to Case
JC
TBD
C
/W
Junction to Pins
JB
TBD
C
/W
PIN CAPACITANCE
Note
: 1. Parameters are tested with RQ=250
and V
DDQ
=1.5V.
2. Periodically sampled and not 100% tested.
PRMETER
SYMBOL
TESTCONDITION
TYP
MAX
Unit
NOTES
Address Control Input Capacitance
C
IN
V
IN
=0V
4
5
pF
Input and Output Capacitance
C
OUT
V
OUT
=0V
6
7
pF
Clock Capacitance
C
CLK
-
5
6
pF
1Mx18
SRAM#1
D
0-17
SA R W BW
0
Q
0-17
ZQ
K
C C
SRAM#4
R
Vt
Vt
Vt
R=50
Vt=V
REF
Vt
Vt
R
R=250
R=250
BW
1
K
D
0-17
SA
RW BW
0
Q
0-17
ZQ
K
C C
BW
1
K
Data In 0-71
Data Out 0-71
Address 0-65
R
W
BW0-7
Return CLK
Source CLK
Return CLK
Source CLK
MEMORY
CONTROLLER
512Kx36 & 1Mx18 & 2Mx9 & 2Mx8 QDR
TM
II b2 SRAM
- 15 -
Rev 0.6
June. 2003
Preliminary
K7R163682B
K7R161882B
K7R160882B
K7R160982B
t
KLKH
t
KHKH
t
K HKH
t
KHKL
t
AVKH
t
KHAX
A1
A2
A3
t
IVKH
t
KHIX
t
CHQX
1
t
KHCH
t
CHQV
t
CHQX
t
CHQZ
t
CQHQV
t
CQHQX
t
CHCQX
t
CHCQV
t
CHQV
t
CHCQX
t
CHCQV
t
KLKH
t
KHKH
t
KHKL
t
KH K H
Note
: 1. Q1-1 refers to output from address A1+0, Q1-2 refers to output from address A1+1 i.e. the next internal burst address following A1+0.
2. Outputs are disabled one cycle after a NOP.
K
SA
R
K
Q(Data Out)
C
C
TIMING WAVE FORMS OF READ AND NOP
Don
t Care Undefined
CQ
CQ
Q1-1
Q1-2
Q2-1
Q2-2
Q3-1
t
KLKH
t
KHKH
t
KH K H
t
KHKL
t
AVKH
t
KHAX
A1
A2
A3
D1-1
D1-2
D2-1
D2-2
K
SA
W
K
D(Data In)
TIMING WAVE FORMS OF WRITE AND NOP
D3-1
D3-2
t
IVKH
t
KHIX
t
KHIX
t
DVKH
t
KHDX
Don
t Care Undefined
Note
: 1.D1-1 refers to input to address A1+0, D1-2 refers to input to address A1+1, i.e the next internal burst address following A1+0.
2. BWx ( NWx ) assumed active.
READ
NOP
NOP
READ
READ
WRITE
NOP
NOP
WRITE
WRITE
512Kx36 & 1Mx18 & 2Mx9 & 2Mx8 QDR
TM
II b2 SRAM
- 16 -
Rev 0.6
June. 2003
Preliminary
K7R163682B
K7R161882B
K7R160882B
K7R160982B
A1
A3
TIMING WAVE FORMS OF READ, WRITE AND NOP
Don
t Care Undefined
Note
: 1. If address A1=A2, data Q1-1=D2-1, data Q1-2=D2-2.
Write data is forwarded immediately as read results.
2.BWx ( NWx ) assumed active.
K
SA
W
K
C
C
R
D(Data In)
Q(Data Out)
CQ
CQ
A4
A5
A6
A2
A7
D2-2
D2-1
D4-1
D4-2
D6-1
D6-2
D7-1
D7-2
Q1-1
Q1-2
Q3-1
Q3-2
Q5-1
Q5-2
READ
NOP
READ
WRITE
WRITE
WRITE
READ
WRITE
NOP
512Kx36 & 1Mx18 & 2Mx9 & 2Mx8 QDR
TM
II b2 SRAM
- 17 -
Rev 0.6
June. 2003
Preliminary
K7R163682B
K7R161882B
K7R160882B
K7R160982B
IEEE 1149.1 TEST ACCESS PORT AND BOUNDARY SCAN-JTAG
This part contains an IEEE standard 1149.1 Compatible Test Access Port(TAP). The package pads are monitored by the Serial Scan
circuitry when in test mode. This is to support connectivity testing during manufacturing and system diagnostics. Internal data is not
driven out of the SRAM under JTAG control. In conformance with IEEE 1149.1, the SRAM contains a TAP controller, Instruction Reg-
ister, Bypass Register and ID register. The TAP controller has a standard 16-state machine that resets internally upon power-up,
therefore, TRST signal is not required. It is possible to use this device without utilizing the TAP. To disable the TAP controller without
interfacing with normal operation of the SRAM, TCK must be tied to V
SS
to preclude mid level input. TMS and TDI are designed so an
undriven input will produce a response identical to the application of a logic 1, and may be left unconnected. But they may also be
tied to V
DD
through a resistor. TDO should be left unconnected.
TAP Controller State Diagram
JTAG Block Diagram
Test Logic Reset
Run Test Idle
0
1
1
1
1
0
0
0
1
0
1
1
0
0
0
1
0
1
1
1
0
0
0
0
0
0
0
Select DR
Capture DR
Shift DR
Exit1 DR
Pause DR
Exit2 DR
Update DR
Select IR
Capture IR
Shift IR
Exit1 IR
Pause IR
Exit2 IR
Update IR
1
1
1
1
1
JTAG Instruction Coding
NOTE
:
1. Places DQs in Hi-Z in order to sample all input data regardless of other
SRAM inputs. This instruction is not IEEE 1149.1 compliant.
2. Places DQs in Hi-Z in order to sample all input data regardless of other
SRAM inputs.
3. TDI is sampled as an input to the first ID register to allow for the serial shift
of the external TDI data.
4. Bypass register is initiated to V
SS
when BYPASS instruction is invoked. The
Bypass Register also holds serially loaded TDI when exiting the Shift DR
states.
5. SAMPLE instruction dose not places DQs in Hi-Z.
6. This instruction is reserved for future use.
IR2 IR1 IR0
Instruction
TDO Output
Notes
0
0
0 EXTEST
Boundary Scan Register
1
0
0
1 IDCODE
Identification Register
3
0
1
0 SAMPLE-Z
Boundary Scan Register
2
0
1
1 RESERVED Do Not Use
6
1
0
0 SAMPLE
Boundary Scan Register
5
1
0
1 RESERVED Do Not Use
6
1
1
0 RESERVED Do Not Use
6
1
1
1 BYPASS
Bypass Register
4
SRAM
CORE
BYPASS Reg.
Identification Reg.
Instruction Reg.
Control Signals
TAP Controller
TDO
TDI
TMS
TCK
CQ
K,K
C,C
A,D
Q
CQ
512Kx36 & 1Mx18 & 2Mx9 & 2Mx8 QDR
TM
II b2 SRAM
- 18 -
Rev 0.6
June. 2003
Preliminary
K7R163682B
K7R161882B
K7R160882B
K7R160982B
ID REGISTER DEFINITION
Note
: Part Configuration
/def=001 for 18Mb, /wx=11 for x36, 10 for x18, 01 for x8, 00 for x9.
/t=1 for DLL Ver., 0 for non-DLL Ver. /q=1 for QDR, 0 for DDR /b=1 for 4Bit Burst, 0 for 2Bit Burst /s=1 for Separate I/O, 0 for Common I/O
Part
Revision Number
(31:29)
Part Configuration
(28:12)
Samsung JEDEC Code
(11: 1)
Start Bit(0)
512Kx36
000
00def0wx0t0q0b0s0
00001001110
1
1Mx18
000
00def0wx0t0q0b0s0
00001001110
1
2Mx8/x9
000
00def0wx0t0q0b0s0
00001001110
1
SCAN REGISTER DEFINITION
Part
Instruction Register
Bypass Register
ID Register
Boundary Scan
512Kx36
3 bits
1 bit
32 bits
107 bits
1Mx18
3 bits
1 bit
32 bits
107 bits
2Mx8/x9
3 bits
1 bit
32 bits
107 bits
Note
: 1. NC pins are read as "X" ( i.e. don
t care.)
ORDER
PIN ID
37
10D
38
9E
39
10C
40
11D
41
9C
42
9D
43
11B
44
11C
45
9B
46
10B
47
11A
48
Internal
49
9A
50
8B
51
7C
52
6C
53
8A
54
7A
55
7B
56
6B
57
6A
58
5B
59
5A
60
4A
61
5C
62
4B
63
3A
64
1H
65
1A
66
2B
67
3B
68
1C
69
1B
70
3D
71
3C
72
1D
ORDER
PIN ID
73
2C
74
3E
75
2D
76
2E
77
1E
78
2F
79
3F
80
1G
81
1F
82
3G
83
2G
84
1J
85
2J
86
3K
87
3J
88
2K
89
1K
90
2L
91
3L
92
1M
93
1L
94
3N
95
3M
96
1N
97
2M
98
3P
99
2N
100
2P
101
1P
102
3R
103
4R
104
4P
105
5P
106
5N
107
5R
ORDER
PIN ID
1
6R
2
6P
3
6N
4
7P
5
7N
6
7R
7
8R
8
8P
9
9R
10
11P
11
10P
12
10N
13
9P
14
10M
15
11N
16
9M
17
9N
18
11L
19
11M
20
9L
21
10L
22
11K
23
10K
24
9J
25
9K
26
10J
27
11J
28
11H
29
10G
30
9G
31
11F
32
11G
33
9F
34
10F
35
11E
36
10E
BOUNDARY SCAN EXIT ORDER
512Kx36 & 1Mx18 & 2Mx9 & 2Mx8 QDR
TM
II b2 SRAM
- 19 -
Rev 0.6
June. 2003
Preliminary
K7R163682B
K7R161882B
K7R160882B
K7R160982B
JTAG DC OPERATING CONDITIONS
Note
: 1. The input level of SRAM pin is to follow the SRAM DC specification
.
Parameter
Symbol
Min
Typ
Max
Unit
Note
Power Supply Voltage
V
DD
1.7
1.8
1.9
V
Input High Level
V
IH
1.3
-
V
DD
+0.3
V
Input Low Level
V
IL
-0.3
-
0.5
V
Output High Voltage(I
OH
=-2mA)
V
OH
1.4
-
V
DD
V
Output Low Voltage(I
OL
=2mA)
V
OL
V
SS
-
0.4
V
JTAG TIMING DIAGRAM
JTAG AC Characteristics
Parameter
Symbol
Min
Max
Unit
Note
TCK Cycle Time
t
CHCH
50
-
ns
TCK High Pulse Width
t
CHCL
20
-
ns
TCK Low Pulse Width
t
CLCH
20
-
ns
TMS Input Setup Time
t
MVCH
5
-
ns
TMS Input Hold Time
t
CHMX
5
-
ns
TDI Input Setup Time
t
DVCH
5
-
ns
TDI Input Hold Time
t
CHDX
5
-
ns
SRAM Input Setup Time
t
SVCH
5
-
ns
SRAM Input Hold Time
t
CHSX
5
-
ns
Clock Low to Output Valid
t
CLQV
0
10
ns
JTAG AC TEST CONDITIONS
Note
: 1. See SRAM AC test output load on page 11.
Parameter
Symbol
Min
Unit
Note
Input High/Low Level
V
IH
/V
IL
1.3/0.5
V
Input Rise/Fall Time
TR/TF
1.0/1.0
ns
Input and Output Timing Reference Level
0.9
V
1
TCK
TMS
TDI
PI
t
CHCH
t
MVCH
t
CHMX
t
CHCL
t
CLCH
t
DVCH
t
CHDX
t
CLQV
TDO
(SRAM)
t
SVCH
t
CHSX
512Kx36 & 1Mx18 & 2Mx9 & 2Mx8 QDR
TM
II b2 SRAM
- 20 -
Rev 0.6
June. 2003
Preliminary
K7R163682B
K7R161882B
K7R160882B
K7R160982B
165 FBGA PACKAGE DIMENSIONS
Side View
13mm x 15mm Body, 1.0mm Bump Pitch, 11x15 Ball Array
Bottom View
Top View
Symbol
Value
Units
Note
Symbol
Value
Units
Note
A
13
0.1
mm
E
1.0
mm
B
15
0.1
mm
F
14.0
mm
C
1.3
0.1
mm
G
10.0
mm
D
0.35
0.05
mm
H
0.5
0.05
mm
C
F
B
H
G
A
B
A
D
E
E