ChipFind - документация

Электронный компонент: T15M256A-35

Скачать:  PDF   ZIP
TE
CH
tm
T15M256A
Taiwan Memory Technology, Inc. reserves the right
P. 1
Publication Date: APR. 2001
to change products or specifications without notice.
Revision:C
SRAM
32K X 8 LOW POWER
CMOS STATIC RAM
FEATURES
Access time: 35ns/70ns
Low power consumption : Active 200 mW(typ.)
Low operating current : 50mA
Single + 5 power supply
Fully static operation No clock or refreshing
required
All inputs and outputs directly TTL compatible
Common I/O capability
Available packages : 28-pin 300 mil SOJ, 28-pin
SOP, TSOP-I (forward type ).
Output enable (
OE
) available for very fast
access
Mix-mode Outputs
PIN CONFIGURATION
A12
A14
A7
A6
A5
A3
A4
A2
A1
A0
I/O1
I/O2
I/O3
Vss
28
27
26
25
23
24
22
21
20
19
18
17
16
15
1
2
3
4
6
5
7
8
9
10
11
12
13
14
Vcc
A13
A8
A9
A11
A10
I/O8
I/O7
I/O6
I/O5
I/O4
WE
OE
CS
SOJ
&
SOP
GENERAL DESCRIPTION
The T15M256A is a high speed, low power
CMOS static RAM organized as 32,768 x 8 bits
that operates on a single 5-volt power supply.
This device is packaged in standard 28-pin 300 mil
SOJ ,28-pin SOP, TSOP-I forward.
BLOCK DIAGRAM
DECODER
CONTROL
A0
A14
CS
OE
WE
I / O 1
I / O8
Vcc
DATA I/O
CORE
ARRAY
Vss
.
.
.
.
.
PIN DESCRIPTION
SYMBOL
DESCRIPTION
A0 - A14
Address Inputs
I/O1 - I/O8
Data Inputs/Outputs
CS
Chip Select Inputs
WE
Write Enable
OE
Output Enable
Vcc
Power Supply
Vss
Ground

PART NUMBER EXAMPLES
PACKAGE SPEED
T15M256A-35J SOJ 35ns
T15M256A-70P TSOP-I 70ns
T15M256A-70D SOP 70ns
TSOP-I
1
2
3
4
5
6
7
8
9
10
11
12
13
14
28
27
26
25
24
23
22
21
20
19
18
17
16
15
OE
A11
A9
A8
A13
WE
VCC
A14
A12
A7
A6
A5
A4
A3
A10
CS
I/O8
I/O7
I/O6
I/O5
I/O4
VSS
I/O3
I/O2
I/O1
A0
A1
A2
TE
CH
tm
T15M256A
Taiwan Memory Technology, Inc. reserves the right
P. 2
Publication Date: APR. 2001
to change products or specifications without notice.
Revision:C
DC CHARACTERISTICS ABSOLUTE MAXIMUM RATINGS
PARAMETER
RATING
UNIT
Supply Voltage to Vss Potential
-0.5 to + 6
V
Inputs to Vss Potential
-0.5 to Vcc +0.5
V
Power Dissipation
0.5
W
Storage Temperature
-60 to +150
C
RECOMMENDED OPERATING CONDITIONS
PARAMETER
SYM
MIN
TYP
MAX
UNIT
Supply Voltage
Vcc
Typ-5%
5
Typ+5%
V
Input Voltage, low
V
IL
-0.3
-
0.8
V
Input Voltage, high
V
IH
2.2
-
Vcc+0.3
V
Ambient Temperature
T
A
0
-
70
C
TRUTH TABLE
CS
OE
WE
MODE
I/O1- I/O8
Vcc
H
X
X
Not Selected
High-Z
I
SB,
I
SB1
L
H
H
Output Disable
High-Z
Icc
L
L
H
Read
Data Out
Icc
L
X
L
Write
Data In
Icc
OPERATING CHARACTERISTICS
(Vcc = 5V
5%, Vss = 0V, Ta = 0 to 70
C)
PARAMETER
SYM.
TEST CONDITIONS
MIN. TYP. MAX. UNIT
Input Leakage Current
I
LI
Vin=Vss to Vcc
-10
-
+10
uA
Output Leakage Current
I
LO
V
I/O
=Vss to Vcc ,
CS
=
V
IH
or
OE
=
V
IH
or
WE
= V
IL
-10
-
+10
uA
Output Low Voltage
V
OL
I
OL
= + 8.0mA
-
-
0.4
V
Output High Voltage
V
OH
I
OH
= - 4.0mA
2.4
-
-
V
-35
-
-
50
mA
Operating Power
Supply Current
Icc
CS =
V
IL
, I/O=0mA
Cycle = MIN.
Duty = 100%
-70
-
-
50
mA
I
SB
CS =
V
IH
, Cycle=MIN, Duty=100%
-
-
10
mA
Standby Power
Supply Current
I
SB1
CS
Vcc
-0.2V
-
-
2
mA
Note: Typical characteristics are at Vcc = 5V, Ta = 25
C
TE
CH
tm
T15M256A
Taiwan Memory Technology, Inc. reserves the right
P. 3
Publication Date: APR. 2001
to change products or specifications without notice.
Revision:C
CAPACITANCE
(Vcc = 5V, Ta = 25
C, f = 1 MHz)
PARAMETER
SYMBOL
CONDITION
MAX.
UNIT
Input Capacitance
C
IN
V
IN
= 0V
6
pF
Input/ Output Capacitance
C
I/O
V
OUT
= 0V
8
pF
Note: These parameters are sampled but not 100% tested.
AC TEST CONDITIONS
PARAMETER
CONDITIONS
Input Pulse Levels
0V to 3V
Input Rise and Fall Times
3 ns
Input and Output Timing Reference Level
1.5V
Output Load
C
L
=30pF,
I
OH
/
I
OL
= -4mA/8mA
AC TEST LOADS AND WAVEFORM
R1 320 ohm
3.3V
OUTPUT
30pF
Including
Jig and
Scope
R2
350 ohm
R1 320 ohm
3.3V
OUTPUT
5pF
Including
Jig and
Scope
R2
350
ohm
3.0V
0 V
90%
90%
10%
10%
3ns
3ns
(For T
CLZ
, T
OLZ
, T
CHZ
, T
OHZ
, T
WHZ
, T
OW
)
DQ
Fig.1
Z0 = 50 ohm
50 ohm
30 pF
Vt =1.5V
DQ
Fig.3
Z0 = 50
ohm
50
ohm
5 pF
Vt =1.5V
Fig.2
Fig.4
Fig.5
TE
CH
tm
T15M256A
Taiwan Memory Technology, Inc. reserves the right
P. 4
Publication Date: APR. 2001
to change products or specifications without notice.
Revision:C
AC CHARACTERISTICS
(
Vcc
=5V
5%, Vss = 0V, Ta = 0 to 70
C)
(1) READ CYCLE
T15M256A-35
T15M256A-70
PARAMETER
SYM.
MIN. MAX.
MIN.
MAX.
UNIT
Read Cycle Time
t
RC
35
-
70
-
ns
Address Access Time
t
AA
-
35
-
70
ns
Chip Select Access Time
t
ACS
-
35
-
70
ns
Output Enable to Output Valid
t
AOE
-
25
-
35
ns
Chip Selection to Output in Low Z
t
CLZ*
3
-
3
-
ns
Output Enable to Output in Low Z
t
OLZ
0
-
0
-
ns
Chip Deselection to Output in High Z
t
CHZ*
-
25
-
35
ns
Output Disable to Output in High Z
t
OHZ
-
25
-
35
ns
Output Hold from Address Change
t
OH
3
-
3
-
ns
* These parameters are sampled but not 100% tested.

(2)WRITE CYCLE
T15M256A-35
T15M256A-70
PARAMETER
SYM.
MIN.
MAX.
MIN.
MAX.
UNIT
Write Cycle Time
t
WC
35
-
70
-
ns
Chip Selection to End of Write
t
CW
30
-
60
-
ns
Address Valid to End of Write
t
AW
30
-
60
-
ns
Address Setup Time
t
AS
0
-
0
-
ns
Write Pulse Width
t
WP
25
-
50
-
ns
Write Recovery Time
t
WR
0
-
0
-
ns
Data Valid to End of Write
t
DW
20
-
30
-
ns
Data Hold from End of Write
t
DH
0
-
0
-
ns
Write to Output in High Z
t
WHZ
-
10
-
25
ns
Output Disable to Output in High Z
t
OHZ
-
10
-
25
ns
Output Active from End of Write
t
OW
0
-
0
-
ns
* These parameters are sampled but not 100% tested.
TE
CH
tm
T15M256A
Taiwan Memory Technology, Inc. reserves the right
P. 5
Publication Date: APR. 2001
to change products or specifications without notice.
Revision:C
TIMING WAVEFORMS
READ CYCLE 1
(Address Controlled)
t R C
A d d r e s s
t O H
t A A
D O U T
t OH

READ CYCLE 2
(Chip Select Controlled)
t A C S
C S
t C H Z
t C L Z
D O U T

READ CYCLE 3
(Output Enable Controlled)
DON 'T CAR E
UN DEF IN ED
t R C
t C L Z
t C H Z
D O U T
t OH Z
t OH
t A C S
t OL Z
t A OE
t A A
A d d r e s s
C S
O E