ChipFind - документация

Электронный компонент: 72413

Скачать:  PDF   ZIP
SPICE Device Model Si9926BDY
Vishay Siliconix
This document is intended as a SPICE modeling guideline and does not constitute a commercial product data sheet. Designers should refer to the appropriate
data sheet of the same number for guaranteed specification limits.

Document Number: 72413
www.vishay.com
01-Jun-04
1
Dual N-Channel 2.5-V (G-S) MOSFET
CHARACTERISTICS
N-Channel Vertical DMOS
Macro Model (Subcircuit Model)
Level 3 MOS
Apply for both Linear and Switching Application
Accurate over the -55 to 125C Temperature Range
Model the Gate Charge, Transient, and Diode Reverse Recovery
Characteristics
DESCRIPTION
The attached spice model describes the typical electrical
characteristics of the n-channel vertical DMOS. The subcircuit
model is extracted and optimized over the
-55 to 125C
temperature ranges under the pulsed 0 to 5V gate drive. The
saturated output impedance is best fit at the gate bias near the
threshold voltage.
A novel gate-to-drain feedback capacitance network is used to
model the gate charge characteristics while avoiding convergence
difficulties of the switched C
gd
model. All model parameter values
are optimized to provide a best fit to the measured electrical data
and are not intended as an exact physical interpretation of the
device.
SUBCIRCUIT MODEL SCHEMATIC
SPICE Device Model Si9926BDY
Vishay Sil
iconix
www.vishay.com
Document Number: 72413
2
01-Jun-04
SPECIFICATIONS (T
J
= 25
C UNLESS OTHERWISE NOTED)
Parameter Symbol
Test
Conditions
Simulated
Data
Measured
Data
Unit
Static
Gate Threshold Voltage
V
GS(th)
V
DS
= V
GS
, I
D
= 250
A
0.96 V
On-State Drain Current
a
I
D(on)
V
DS
5 V, V
GS
= 4.5 V
394 A
V
GS
= 4.5 V, I
D
= 8.2 A
0.015
0.016
Drain-Source On-State Resistance
a
r
DS(on)
V
GS
= 2.5 V, I
D
= 3.3 A
0.022
0.024
Forward Transconductance
a
g
fs
V
DS
= 15 V, I
D
= 8.2 A
26
29
S
Forward Voltage
a
V
SD
I
S
= 1.7 A, V
GS
= 0 V
0.80
0.80
V
Dynamic
b
Total Gate Charge
Q
g
10
11
Gate-Source Charge
Q
gs
2.5
2.5
Gate-Drain Charge
Q
gd
V
DS
= 10 V, V
GS
= 4.5 V, I
D
= 8.2 A
3.2 3.2
nC
Turn-On Delay Time
t
d(on)
50
35
Rise Time
t
r
32
50
Turn-Off Delay Time
t
d(off)
24
31
Fall Time
t
f
V
DD
= 10 V, R
L
= 10
I
D
1 A, V
GEN
= 10 V, R
G
= 6
14 15
ns

Notes
a.
Pulse test; pulse width
300 s, duty cycle 2%.
b.
Guaranteed by design, not subject to production testing.
SPICE Device Model Si9926BDY
Vishay Siliconix
Document Number: 72413
www.vishay.com
01-Jun-04
3
COMPARISON OF MODEL WITH MEASURED DATA (T
J
=25
C UNLESS OTHERWISE NOTED)