**TrenchDMOS**<sup>™</sup> ## **General Description** The AAT8107 low threshold 20V, P-channel MOS-FET is a member of AnalogicTech's TrenchDMOS product family. Using an ultra-high density proprietary TrenchDMOS technology, the AAT8107 is designed for use as a load switch in battery-powered applications and protection in battery packs. ### **Features** - $V_{DS(MAX)} = -20V$ $I_{D(MAX)}^{1} = -6.5A @ 25^{\circ}C$ - Low $R_{DS(ON)}$ : 35m $\Omega$ @ $V_{GS} = -4.5V$ - $60m\Omega @ V_{GS} = -2.5V$ # **Applications** - **Battery Packs** - Battery-Powered Portable Equipment ## **SOP-8L Package** ### **Absolute Maximum Ratings** $T_A = 25$ °C, unless otherwise noted. | Symbol | Description | Value | Units | | | |-------------------|-------------------------------------------------------------|---------------------|-------|---|--| | $V_{DS}$ | Drain-Source Voltage | -20 | V | | | | $V_{GS}$ | Gate-Source Voltage | ±12 | | | | | I <sub>D</sub> | Continuous Drain Current @ T <sub>J</sub> =150°C¹ | $T_A = 25^{\circ}C$ | ±6.5 | | | | | | $T_A = 70$ °C | ±5.2 | Α | | | $I_{DM}$ | Pulsed Drain Current <sup>2</sup> | ±32 | ^ | | | | I <sub>S</sub> | Continuous Source Current (Source-Drain Diode) <sup>1</sup> | -1.7 | | | | | P <sub>D</sub> | Maximum Power Dissipation <sup>1</sup> | $T_A = 25^{\circ}C$ | 2.5 | W | | | | | $T_A = 70$ °C | 1.6 | | | | $T_J$ , $T_{STG}$ | Operating Junction and Storage Temperature Range | -55 to 150 | °C | | | ### **Thermal Characteristics** | Symbol | Description | Value | Units | |-------------------|---------------------------------------------------------------|-------|-------| | $R_{ heta JA}$ | Typical Junction-to-Ambient Steady State <sup>1</sup> 80 | | | | R <sub>0JA2</sub> | Maximum Junction-to-Ambient t<10 Seconds <sup>1</sup> 50 °C/W | | °C/W | | $R_{\theta JF}$ | Typical Junction-to-Foot1 | 27 | | <sup>1.</sup> Based on thermal dissipation from junction to ambient while mounted on a 1" x 1" PCB with optimized layout. A 10-second pulse on a 1" x 1" PCB approximates testing a device mounted on a large multi-layer PCB as in most applications. $R_{\theta JF} + R_{\theta FA} = R_{\theta JA}$ where the foot thermal reference is defined as the normal solder mounting surface of the device's leads. R<sub>θJF</sub> is guaranteed by design; however, R<sub>eCA</sub> is determined by the PCB design. Actual maximum continuous current is limited by the application's design. <sup>2.</sup> Pulse test: Pulse Width = 300µs. ### **Electrical Characteristics** $T_J = 25$ °C, unless otherwise noted. | Symbol | Description | Conditions | Min | Тур | Max | Units | |---------------------|----------------------------------------------|-----------------------------------------------------------------------------------|------|----------|----------|-------| | DC Chara | acteristics | | | | | | | BV <sub>DSS</sub> | Drain-Source Breakdown<br>Voltage | $V_{GS} = 0V, I_D = -250\mu A$ | -20 | | | V | | R <sub>DS(ON)</sub> | Drain-Source On-Resistance <sup>1</sup> | $V_{GS} = -4.5V$ , $I_{D} = -6.5A$<br>$V_{GS} = -2.5V$ , $I_{D} = -5.0A$ | | 27<br>46 | 35<br>60 | mΩ | | I <sub>D(ON)</sub> | On-State Drain Current <sup>1</sup> | $V_{GS} = -4.5V$ , $V_{DS} = 5V$ (Pulsed) | -32 | 10 | - 00 | Α | | $V_{GS(th)}$ | Gate Threshold Voltage | $V_{GS} = V_{DS}, I_{D} = -250 \mu A$ | -0.6 | | | V | | I <sub>GSS</sub> | Gate-Body Leakage Current | $V_{GS} = \pm 12V, V_{DS} = 0V$ | | | ±100 | nA | | I <sub>DSS</sub> | Drain Source Leakage<br>Current | $V_{GS} = 0V, V_{DS} = -20V$<br>$V_{GS} = 0V, V_{DS} = -16V, T_{J} = 70^{\circ}C$ | | | -1<br>-5 | μΑ | | 9 <sub>fs</sub> | Forward Transconductance <sup>1</sup> | $V_{DS} = -5V, I_{D} = -6.5A$ | | 12 | | S | | Dynamic | Characteristics <sup>2</sup> | | | | | | | $Q_{G}$ | Total Gate Charge | $V_{DS} = -15V, R_D = 2.3\Omega, V_{GS} = -4.5V$ | | 13.6 | | | | $Q_{GS}$ | Gate-Source Charge | $V_{DS} = -15V$ , $R_{D} = 2.3\Omega$ , $V_{GS} = -4.5V$ | | 2.3 | | nC | | $Q_{GD}$ | Gate-Drain Charge | $V_{DS} = -15V, R_D = 2.3\Omega, V_{GS} = -4.5V$ | | 5.5 | | | | $t_{D(ON)}$ | Turn-On Delay | $V_{DS} = -15V$ , $R_{D} = 2.3\Omega$ , $V_{GS} = -4.5V$ , $R_{G} = 6\Omega$ | | 10 | | | | t <sub>R</sub> | Turn-On Rise Time | $V_{DS} = -15V$ , $R_{D} = 2.3\Omega$ , $V_{GS} = -4.5V$ , $R_{G} = 6\Omega$ | | 35 | | no | | t <sub>D(OFF)</sub> | Turn-Off Delay | $V_{DS} = -15V$ , $R_{D} = 2.3\Omega$ , $V_{GS} = -4.5V$ , $R_{G} = 6\Omega$ | | 38 | | ns | | t <sub>F</sub> | Turn-Off Fall Time | $V_{DS} = -15V$ , $R_{D} = 2.3\Omega$ , $V_{GS} = -4.5V$ , $R_{G} = 6\Omega$ | | 50 | | | | Source-D | rain Diode Characteristics | | | | | | | $V_{SD}$ | Source-Drain Forward<br>Voltage <sup>1</sup> | $V_{GS} = 0, I_{S} = -6.5A$ | | | -1.5 | V | | I <sub>S</sub> | Continuous Diode Current <sup>3</sup> | | | | -1.7 | Α | <sup>1.</sup> Pulse test: Pulse Width = 300µs. <sup>2.</sup> Guaranteed by design. Not subject to production testing. <sup>3.</sup> Based on thermal dissipation from junction to ambient while mounted on a 1" x 1" PCB with optimized layout. A 10-second pulse on a 1" x 1" PCB approximates testing a device mounted on a large multi-layer PCB as in most applications. $R_{\theta JF} + R_{\theta FA} = R_{\theta JA}$ where the foot thermal reference is defined as the normal solder mounting surface of the device's leads. $R_{\theta JF}$ is guaranteed by design; however, $R_{\theta CA}$ is determined by the PCB design. Actual maximum continuous current is limited by the application's design. # **Typical Characteristics** $T_{\rm J} = 25^{\circ}$ C, unless otherwise noted. ### **Output Characteristics** #### **Transfer Characteristics** **On-Resistance vs. Drain Current** On-Resistance vs. Gate-to-Source Voltage **On-Resistance vs. Junction Temperature** **Threshold Voltage** ## **Typical Characteristics** $T_{\perp} = 25^{\circ}$ C, unless otherwise noted. ### **Gate Charge** #### Source-Drain Diode Forward Voltage Capacitance Single Pulse Power, Junction to Ambient **Transient Thermal Response, Junction to Ambient** 4 8107.2005.05.1.1 # **Ordering Information** | Package | Marking | Part Number (Tape and Reel) <sup>1</sup> | |---------|---------|------------------------------------------| | SOP-8 | 8107 | AAT8107IAS-T1 | # **Package Information** #### SOP-8 All dimensions in millimeters. <sup>1.</sup> Sample stock is generally held on all part numbers listed in BOLD. AnalogicTech cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in an AnalogicTech product. No circuit patent licenses, copyrights, mask work rights, or other intellectual property rights are implied. AnalogicTech reserves the right to make changes to their products or specifications or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. AnalogicTech warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with AnalogicTech's standard warranty. Testing and other quality control techniques are utilized to the extent AnalogicTech deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed. ## Advanced Analogic Technologies, Inc. 830 E. Arques Avenue, Sunnyvale, CA 94085 Phone (408) 737-4600 Fax (408) 737-4611 6 *8107.2005.05.1.1*