

## **CH7019 TV Encoder / LVDS Transmitter**

#### **Features**

#### **TV-Out:**

- VGA to TV conversion supporting up to 1024x768
- Macrovision<sup>TM</sup> 7.1.L1 copy protection support
- Two variable-voltage digital input ports.
- Simultaneous LVDS and TV output.
- True scale rendering engine supports under-scan in all TV output resolutions †¥
- Enhanced text sharpness and adaptive flicker removal with up to 7 lines of filtering ¥
- Support for NTSC and PAL TV formats
- · Outputs CVBS, S-Video, RGB and YPrPb
- Support for SCART connector
- TV / Monitor connection detect

#### LVDS-Out:

- Single / Dual LVDS transmitter
- Dual LVDS supports pixel rate up to 330Mpixels/sec. when both 12-bit input ports are ganged together
- LVDS low jitter PLL accepts spread spectrum input
- LVDS 18-bit output
- 2D dither engine
- Panel protection and power down sequencing
- Programmable power management
- Support for second CRT DAC bypass mode
- Four 10-bit video DAC outputs
- Fully programmable through serial port
- Complete Windows and DOS driver support
- Variable voltage interface to graphics device
- Offered in a 128-pin LQFP package

## 1.0 General Description

The CH7019 is a Display Controller device which accepts two digital graphics input data streams. One data stream outputs through an LVDS transmitter to an LCD panel, while the other data stream is encoded for NTSC or PAL TV and outputs through a 10-bit high speed DAC. The TV encoder device encodes a graphics signal up to 1024x768 resolution and outputs the video signals according to NTSC or PAL standards. The LVDS transmitter operates at pixel speeds up to 165MHz per link, supporting 1600x1200 panels at 60Hz refresh rate.

The device can also accept one graphics data stream over two 12-bit wide variable voltage ports which support nine different data formats including RGB and YCrCb (RGB must be used for LVDS output). A maximum of 330M pixels per second can be output through dual LVDS links.

The TV-Out processor will perform non-interlaced to interlaced conversion with scaling, flicker filtering, and encoding into any of the NTSC or PAL video standards. The scaler and flicker filter are adaptive and programmable for superior text display. Eight graphics resolutions are supported up to 1024 by 768 with full vertical and horizontal under-scan capability in all modes. A high accuracy low jitter phase locked loop is integrated to create outstanding video quality. Support is provided for Macrovision TM. In addition to TV encoder modes, bypass modes are included which allow the TV DACs to be used as a second CRT DAC.

The LVDS transmitter includes a programmable dither function for support of 18-bit panels. Data is encoded into commonly used formats, including those detailed in the OpenLDI and the SPWG specifications. Serialized data outputs on three to six differential channels.

† Patent number 5,781,241

¥ Patent number 5,914,753



Figure 1: CH7019 Functional Block Diagram

### 2.0 Pin Assignment

**Disclaimer:** The information contained in this document is preliminary and subject to change without notice. Chrontel Inc. bears no responsibility for any errors in this document. Please contact Chrontel Inc. for design reviews prior to finalize your design.

#### 2.1 Package Diagram



Figure 2: CH7019 128 Pin LQFP Package (Top View)

## 2.2 Pin Description

**Table 1: Pin Description** 

| Table 1: P         | # of Pins | Type    | Symbol        | Description                                                                                                                                                                                                                                                                                                                                 |  |  |  |
|--------------------|-----------|---------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 66, 101            | 2         | In/Out  | H1, H2        | Horizontal Sync Input / Output When the SYO control bit is low, these pins accept a horizontal sync in for use with the input data. The amplitude will be 0 to VDDV. VREI the threshold level for these inputs. These pins must be used as inputs RGB Bypass mode.  When the SYO control bit is high, the TV encoder will output a horizon. |  |  |  |
| 65, 102            | 2         | In/Out  | V1, V2        | sync pulse 64 pixels wide to one of these pins. The output is driven from the DVDD supply. This output is valid only when TV-Out is in operation.  Vertical Sync Input / Output                                                                                                                                                             |  |  |  |
| 03, 102            |           | III/Out | V 1, V 2      | When the SYO control bit is low, these pins accept a vertical sync inputs for use with the input data. The amplitude will be 0 to VDDV. VREF1 signal is the threshold level. These pins must be used as inputs in RGB Bypass mode.  When the SYO control bit is high, the TV encoder will output a vertical                                 |  |  |  |
|                    |           |         |               | sync pulse one line wide to one of these pins. The output is driven from the DVDD supply. This output is valid only when TV-Out is in operation.                                                                                                                                                                                            |  |  |  |
| 63, 104            | 2         | In      | DE1, DE2      | These pins accept a data enable signal which is high when active video data is input to the device, and remains low during all other times. The levels are 0 to VDDV. VREF1 is the threshold level. The TV-Out function uses H and V sync signals and values in the SAV register as reference to active video.                              |  |  |  |
| 62, 105            | 2         | Out     | FLD1,<br>FLD2 | TV Field Signal These outputs can be programmed to be a TV Field output from the TV encoder. These outputs are tri-stated upon power up.                                                                                                                                                                                                    |  |  |  |
| 107                | 1         | In/Out  | SPD           | Serial Port Data Input / Output This pin functions as the bi-directional data pin of the serial port and can operate with inputs from VDDV to DVDD. Outputs are driven from 0 to VREF2.                                                                                                                                                     |  |  |  |
| 108                | 1         | In      | SPC           | Serial Port Clock Input This pin functions as the clock input of the serial port and can operate with inputs from VDDV to DVDD.                                                                                                                                                                                                             |  |  |  |
| 106                | 1         | In      | AS            | Address Select (Internal Pull-up) This pin determines the device address of the serial port.                                                                                                                                                                                                                                                |  |  |  |
| 111                | 1         | In      | VREF2         | Reference Voltage 2 Used to generate the output supply level for SPD port. This pin should be tied externally to the maximum voltage seen by the ports. (1.5V to 3.3V).                                                                                                                                                                     |  |  |  |
| 123-126, 56,<br>57 | 6         | In/Out  | GPIO[5:0]     | General Purpose Input / Output [5:0] These pins provide general purpose I/O and are controlled via the serial port. (3.3V). See description of GPIO Controls for I/O configuration.                                                                                                                                                         |  |  |  |
| 127                | 1         | Out     | ENAVDD        | Panel Power Enable Enable panel VDD. (3.3V)                                                                                                                                                                                                                                                                                                 |  |  |  |
| 128                | 1         | Out     | ENABLK        | Back Light Enable Enable Back-Light of LCD Panel. (3.3V)                                                                                                                                                                                                                                                                                    |  |  |  |
| 36                 | 1         | In      | VSWING        | LVDS Voltage Swing Control  This pin sets the swing level of the LVDS outputs. A 2.4K Ohm resistor should be connected between this pin and LGND (pin 35) using short and wide traces.                                                                                                                                                      |  |  |  |
| 58                 | 1         | In      | RESET*        | Reset * Input (Internal Pull-up) When this pin is low, the device is held in the power on reset condition. When this pin is high, reset is controlled through the serial port.                                                                                                                                                              |  |  |  |
| 2                  | 1         | Analog  | LPLLCAP       | LVDS PLL Capacitor This pins allows coupling of any signal to the on-chip loop filter capacitor.                                                                                                                                                                                                                                            |  |  |  |
| 5, 24              | 2         | Out     | LL2C, LL1C    | Positive LVDS differential Clock2 & Clock1                                                                                                                                                                                                                                                                                                  |  |  |  |
| 6, 25              | 2         | Out     | LL2C*, LL1C*  | Negative LVDS differential Clock2 & Clock1                                                                                                                                                                                                                                                                                                  |  |  |  |

**Table 1: Pin Description (continued)** 

| Pin # # of |      | Type   | Symbol           | Description                                                                                                                                                                                                                         |  |  |  |  |
|------------|------|--------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 1 111 #    | Pins | Турс   | Symbol           | Description                                                                                                                                                                                                                         |  |  |  |  |
| 11, 14, 17 | 3    | Out    | LDC[6:4]         | Positive LVDS differential data[6:4]                                                                                                                                                                                                |  |  |  |  |
| 12, 15, 18 | 3    | Out    | LDC[6:4]*        | Negative LVDS differential data[6:4]                                                                                                                                                                                                |  |  |  |  |
| 27, 30, 33 | 3    | Out    | LDC[2:0]         | Positive LVDS differential data[2:0]                                                                                                                                                                                                |  |  |  |  |
| 28, 31, 34 | 3    | Out    | LDC[2:0]*        | Negative LVDS differential data [2:0]                                                                                                                                                                                               |  |  |  |  |
| 38         | 1    | Analog | ISET             | Current Set Resistor Input This pin sets the DAC current. A 140-ohm resistor should be connected between this pin and DAC_GND (pin 39) using short and wide traces.                                                                 |  |  |  |  |
| 41         | 1    | Out    | CVBS<br>(DAC3)   | Composite Video This pin outputs a composite video signal capable of driving a 75 ohm doubly terminated load. During bypass modes this output is valid only if the data format is compatible with one of the TV-Out display modes.  |  |  |  |  |
| 43         | 1    | Out    | Y/G<br>(DAC1)    | Luma / Green Output This pin outputs a selectable video signal. The output is designed to drive a 75 ohm doubly terminated load. The output can be selected to be s-video luminance or green (for SCART type 1 connections).        |  |  |  |  |
| 45         | 1    | Out    | C/R<br>(DAC2)    | Chroma / Red Output This pin outputs a selectable video signal. The output is designed to drive a 75 ohm doubly terminated load. The output can be selected to be s-video chrominance or red (for SCART type 1 connections).        |  |  |  |  |
| 47         | 1    | Out    | CVBS/B<br>(DAC0) | Composite Video / Blue Output This pin outputs a selectable video signal. The output is designed to drive a 75 ohm doubly terminated load. The output can be selected to be composite video or blue (for SCART type 1 connections). |  |  |  |  |
| 49         | 1    | Out    | C/HSYNC          | Composite / Horizontal Sync Provides composite sync in TV modes and horizontal sync in bypass RGB mode. This pin is driven by the DVDD supply.                                                                                      |  |  |  |  |
| 50         | 1    | Out    | BCO/VSYNC        | Buffered Clock Outputs / Vertical Sync This output pin provides buffered crystal oscillator clock output or VSYNC output in bypass RGB mode. This pin is driven by the DVDD supply.                                                 |  |  |  |  |
| 52         | 1    | In     | XI / FIN         | Crystal Input / External Reference Input A parallel resonant 14.31818MHz crystal (± 20 ppm) should be attached between this pin and XO. However, an external CMOS compatible clock can drive the XI/FIN input.                      |  |  |  |  |
| 53         | 1    | Out    | XO               | Crystal Output A parallel resonance 14.31818MHz crystal (± 20 ppm) should be attached between this pin and XI / FIN. However, if an external CMOS clock is attached to XI/FIN, XO should be left open.                              |  |  |  |  |

**Table 1: Pin Description (continued)** 

| Pin #                                                 | # of<br>Pins | Type  | Symbol           | Description                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
|-------------------------------------------------------|--------------|-------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 59                                                    | 1            | Out   | P-Out            | Pixel Clock Output This pin provides a pixel clock signal to the VGA controller, which can be used as a reference frequency. The output is selectable between 1X and 2X of the pixel clock frequency. The output driver is driven from the VDDV supply (pin 60). This output has a programmable tri-state. The capacitive loading on this pin should be kept to a minimum. |  |  |  |  |  |
| 61                                                    | 1            | In    | VREF1            | Reference Voltage Input 1 The VREF1 pin inputs a reference voltage of VDDV / 2. The signal is derived externally through a resistor divider and decoupling capacitor, and will be used as a reference level for data, sync and clock inputs.                                                                                                                               |  |  |  |  |  |
| 68-73, 77-82                                          | 12           | In    | D1[11:0]         | Data1[11] through Data1[0] Inputs  These pins accept the 12 data inputs from a digital video port of a graphics controller. The levels are 0 to VDDV. VREF1 is the threshold level.                                                                                                                                                                                        |  |  |  |  |  |
| 76, 74                                                | 2            | In    | XCLK1,<br>XCLK1* | External Clock Inputs  These inputs form a differential clock signal input to the device for use with the H1, V1 and D1[11:0] data. If differential clocks are not available, the XCLK1* input should be connected to VREF1. The clock polarity can be selected by the MCP1 control bit.                                                                                   |  |  |  |  |  |
| 85-90, 94-99                                          | 12           | In    | D2[11:0]         | Data2[11] through Data2[0] Inputs These pins accept the 12 data inputs from a digital video port of a graphics controller. The levels are 0 to VDDV. VREF1 is the threshold level.                                                                                                                                                                                         |  |  |  |  |  |
| 93, 91                                                | 2            | In    | XCLK2,<br>XCLK2* | External Clock Inputs These inputs form a differential clock signal input to the device for use with the H2, V2 and D2[11:0] data. If differential clocks are not available, the XCLK2* input should be connected to VREF1. The clock polarity can be selected by the MCP2 control bit.                                                                                    |  |  |  |  |  |
| 64, 83, 84, 103                                       | 4            | Power | DVDD             | Digital Supply Voltage (3.3V)                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
| 67, 75, 92, 100                                       | 4            | Power | DGND             | Digital Ground                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
| 60                                                    | 1            | Power | VDDV             | I/O Supply Voltage (1.1V to 3.3V)                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
| 55                                                    | 2            | Power | TVPLL VDD        | TV PLL Supply Voltage (3.3V)                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
| 54                                                    | 1            | Power | TVPLL VCC        | TV PLL Supply Voltage (3.3V)                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
| 51                                                    | 1            | Power | TVPLL GND        | TV PLL Ground                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
| 37                                                    | 1            | Power | DAC VDD          | DAC Supply Voltage (3.3V)                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
| 39, 48                                                | 1            | Power | DAC_GND          | DAC Ground                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
| 7, 13, 19, 20,<br>26, 32                              | 6            | Power | LVDD             | LVDS Supply Voltage (3.3V)                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
| 4, 10, 16, 23, 29, 35                                 | 6            | Power | LGND             | LVDS Ground                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
| 1                                                     | 1            | Power | LPLL_VDD         | LVDS PLL Supply Voltage (3.3V)                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
| 3                                                     | 1            | Power | LPLL_GND         | LVDS PLL Ground                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| 8, 9, 21, 22, 40,<br>42, 44, 46, 109,<br>110, 112-122 | 21           |       | N/C              | Not Connected                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |

## 3.0 Package Dimensions





**Table of Dimensions** 

| No. of Leads |             | SYMBOL     |    |    |    |      |      |      |      |      |      |      |    |
|--------------|-------------|------------|----|----|----|------|------|------|------|------|------|------|----|
|              |             | <b>A</b> 1 | A2 | B1 | B2 | С    | D    | E    | F    | G    | Н    | ı    | J  |
| 128 (        | 128 (14X20) |            |    |    |    |      |      |      |      |      |      |      |    |
| Milli-       | MIN         | 16         | 22 | 14 | 20 | 0.50 | 0.17 | 1.35 | 0.05 | 1.00 | 0.45 | 0.09 | 0° |
| meters       | MAX         | 10         | 22 | 14 | 20 | 0.50 | 0.27 | 1.45 | 0.15 | 1.00 | 0.75 | 0.20 | 7° |

#### **Disclaimer**

This document provides technical information for the user. Chrontel reserves the right to make changes at any time without notice to improve and supply the best possible product and is not responsible and does not assume any liability for misapplication or use outside the limits specified in this document. We provide no warranty for the use of our products and assume no liability for errors contained in this document. The customer should make sure that they have the most recent data sheet version. Customers should take appropriate action to ensure their use of the products does not infringe upon any patents. Chrontel, Inc. respects valid patent rights of third parties and does not infringe upon or assist others to infringe upon such rights.

Chrontel PRODUCTS ARE NOT AUTHORIZED FOR AND SHOULD NOT BE USED WITHIN LIFE SUPPORT SYSTEMS OR NUCLEAR FACILITY APPLICATIONS WITHOUT THE SPECIFIC WRITTEN CONSENT OF Chrontel. Life support systems are those intended to support or sustain life and whose failure to perform when used as directed can reasonably expect to result in personal injury or death.

| ORDERING INFORMATION                                   |      |     |      |  |  |  |  |  |
|--------------------------------------------------------|------|-----|------|--|--|--|--|--|
| Part Number Package Type Number of Pins Voltage Supply |      |     |      |  |  |  |  |  |
| CH7019A-T                                              | LQFP | 128 | 3.3V |  |  |  |  |  |

# **Chrontel**

2210 O'Toole Avenue, Suite 100, San Jose, CA 95131-1326 Tel: (408) 383-9328 Fax: (408) 383-9338

www.chrontel.com E-mail: sales@chrontel.com

©2002 Chrontel, Inc. All Rights Reserved. Printed in the U.S.A.