# **Line Card Access Switch** #### **Features** - Small 20 pin or 28 pin SOIC or 28 pin micro-leadframe (MLP) package - MLP version provides 65% PCB area reduction over 4<sup>th</sup> generation EMRs - · Monolithic IC reliability - Low, matched, R<sub>ON</sub> - · Eliminates the need for zero-cross switching - Flexible switch timing for transition from ringing mode to talk mode. - · Clean, bounce-free switching - SLIC tertiary protection via integrated current limiting, voltage clamping and thermal shutdown - 5 V operation with power consumption < 10.5 mW - · Intelligent battery monitor - Logic-level inputs, no external drive circuitry required - SOIC versions pin-compatible with Legerity 7583/8583 family # **Applications** - Central office (CO) - Digital Loop Carrier (DLC) - PBX Systems - Digitally Added Main Line (DAML) - Hybrid Fiber Coax (HFC) - Fiber in the Loop (FITL) - · Pair Gain System - Channel Banks ### **Description** The CPC7583 is a monolithic 10-pole line card access switch in a 20 or 28 pin SOIC or a 28 pin MLP package. It provides the necessary functions to replace three 2-Form-C electromechanical relays on analog line cards and combined voice and data line cards found in central office, access, and PBX equipment. The device contains solid state switches for tip and ring line break, ringing injection/ringing return, and test access. The CPC7583 requires only a +5 V supply and offers break-before-make or make-before-break switch operation using simple logic-level input control. # **Ordering Information** Specify CPC7583Zx for 20 pin SOIC package, CPC7583Bx for 28 pin SOIC package, or CPC7583Mx for MLP package in tubes. Add -TR to the part number for tape and reel packaging. | Part Number | Description | |-------------|---------------------------------------------------| | CPC7583xA | With protection SCR | | CPC7583xB | Without protection SCR | | CPC7583xC | With extra logic state and protection SCR | | CPC7583xD | With extra logic state but without protection SCR | | • | s | |----------------|----------------------------------------------------------| | | ge Pinout | | 1.2 Pinout | Description | | 1.3 Absolu | te Maximum Ratings (at 25° C) | | | cal Characteristics, TA = -40° C to +85° C | | 1.4.1 | Power Supply Specifications. | | 1.4.2 | Break Switches, SW1 and SW2 | | 1.4.3 | Ringing Return Switch, SW3. | | 1.4.4 | Ringing Switch, SW4 | | 1.4.5 | TEST <sub>OUT</sub> Switches, SW5 and SW6 | | 1/7 | Ringing Test Switch SW8 | | 1.4.7 | TEST <sub>In</sub> Switches, SW9 and SW10 | | 1.5 Additio | TEST <sub>In</sub> Switches, SW9 and SW10 | | 1.6 Protect | ion Circuitry Electrical Specifications | | 1.7 Truth T | ables | | 1.7.1 | Truth Table for CPC7583xA and CPC7583xB | | 1.7.2 | Truth Table for CPC7583xC and CPC7583xD | | | | | | escription12 | | | ction | | | Logic | | 2.2.1 | Make-Before-Break Operation (Ringing to Talk Transition) | | 2.2.2 | Break-Betore-Make Operation (Ringing to Talk Transition) | | | te Break-Before-Make Operation | | | atch | | | havior | | | g Switch Zero-Cross Current Turn Off | | | Supplies | | | Voltage Monitor | | | ion | | 2.9.1 | Diode Bridge/SCR | | 2.9.2 | Current Limiting function | | | erature Shutdown | | 2.11 Exteri | nal Protection Elements | | 2 Manufacturi | g Information | | | | | | ng | | 3.1.1 | Moisture Reflow Sensitivity | | | Heflow Profile | | | nical Dimensions | | | CPC7583Z - 20 Pin SOIC Package | | 3.3.1<br>3.3.2 | CPC7583E - 28 Pin SOIC Package | | 3.3.3 | CPC7583M - 28 Pin MLP Package | | 3.3.4 | CPC7583Z - Tape and Reel Dimensions | | 3.3.5 | CPC7583B - Tape and Reel Dimensions | | 3.3.6 | CPC7583M - Tape and Reel Dimensions | # 1. Specifications # 1.1 Package Pinout # CPC7583B & CPC7583M # CPC7583Z | F <sub>GND</sub> 1 | 20 V <sub>BAT</sub> | |------------------------|--------------------------| | T <sub>TESTIN</sub> 2 | 19 R <sub>TESTIN</sub> | | T <sub>BAT</sub> 3 | 18 R <sub>BAT</sub> | | T <sub>LINE</sub> 4 | 17 R <sub>LINE</sub> | | T <sub>RINGING</sub> 5 | 16 R <sub>RINGING</sub> | | T <sub>TESTOUT</sub> 6 | 15 R <sub>TESTOUT</sub> | | NC 7 | 14 LATCH | | V <sub>DD</sub> 8 | 13 IN <sub>TESTIN</sub> | | T <sub>SD</sub> 9 | 12 IN <sub>RINGING</sub> | | D <sub>GND</sub> 10 | 11 IN <sub>TESTOUT</sub> | # **1.2 Pinout Description** | | | out Desci | The second secon | |-----------|-----------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 20<br>Pin | 28<br>Pin | Name | Description | | 1 | 1 | $F_{GND}$ | Fault ground | | | 2 | NC | No connection | | | 3 | NC | No connection | | | 4 | NC | No connection | | 2 | 5 | T <sub>TESTin</sub> | Connect to TEST <sub>IN</sub> bus tip lead | | 3 | 6 | $T_{BAT}$ | Connect to tip on SLIC side | | 4 | 7 | $T_{LINE}$ | Connect to tip on line side | | 5 | 8 | $T_{RINGING}$ | Connect to ringing generator return | | | 9 | NC | Not connected | | 6 | 10 | T <sub>TESTout</sub> | Connect to TEST <sub>OUT</sub> bus tip lead | | 7 | 11 | NC | No connection | | 8 | 12 | $V_{DD}$ | +5 V supply | | 9 | 13 | T <sub>SD</sub> | Temperature shutdown pin. Bi-directional I/O with internal pullup to V <sub>DD</sub> . Output function indicates status of thermal shutdown circuitry. Input function can be used to set the 'all off' mode using an open-drain type output. | | 10 | 14 | D <sub>GND</sub> | Digital ground | | 11 | 15 | IN <sub>TESTout</sub> | Logic-level switch control input | | 12 | 16 | IN <sub>RINGING</sub> | Logic-level switch control input | | 13 | 17 | IN <sub>TESTin</sub> | Logic-level switch control input | | 14 | 18 | LATCH | Data latch control, active high, transparent low | | 15 | 19 | R <sub>TESTout</sub> | Connect to TEST <sub>OUT</sub> bus ring lead | | 16 | 20 | R <sub>RINGING</sub> | Connect to ringing generator current limiting resistor | | | 21 | NC | No connection | | 17 | 22 | $R_{LINE}$ | Connect to ring on the line side | | 18 | 23 | R <sub>BAT</sub> | Connect to ring on the SLIC side | | 19 | 24 | R <sub>TESTin</sub> | Connect to TEST <sub>IN</sub> bus ring lead | | | 25 | NC | No connection | | | 26 | NC | No connection | | | 27 | NC | No connection | | 20 | 28 | V <sub>BAT</sub> | Battery voltage supply. Must be capable of sourcing the trigger current for proper operation of the SCR. | ### 1.3 Absolute Maximum Ratings (at 25° C) | Parameter | Minimum | Maximum | Unit | | | | |----------------------------------------------------------------------------------|---------|----------------------|------|--|--|--| | Operating temperature | -40 | +110 | °C | | | | | Storage temperature | -40 | +150 | °C | | | | | Operating relative humidity | 5 | 95 | % | | | | | Pin soldering temperature (10 seconds max) | - | +260 | °C | | | | | +5 V power supply(V <sub>DD</sub> ) | -0.3 | 7 | V | | | | | Battery Supply | - | -85 | V | | | | | D <sub>GND</sub> to F <sub>GND</sub><br>separation | -5 | +5 | V | | | | | Logic input voltage | -0.3 | V <sub>DD</sub> +0.3 | V | | | | | Logic input to switch output isolation | - | 330 | V | | | | | Switch open contact<br>isolation (SW1, SW2, SW3,<br>SW5, SW6, SW7, SW9,<br>SW10) | - | 330 | V | | | | | Switch open contact isolation (SW4) | - | 465 | V | | | | | Switch open contact isolation (SW8) | - | 235 | V | | | | Absolute maximum ratings are stress ratings. Stresses in excess of these ratings can cause permanent damage to the device. Functional operation of the device at conditions beyond those indicated in the operational sections of this data sheet is not implied. ### 1.4.1 Power Supply Specifications | Supply | Minimum | Typical | Maximum | Unit | |-------------------------------|---------|---------|---------|------| | $V_{DD}$ | +4.5 | +5.0 | +5.5 | V | | V <sub>BAT</sub> <sup>1</sup> | -19 | - | -72 | V | $<sup>^{1}</sup>V_{BAT}$ is used only for internal protection circuitry. If $V_{BAT}$ rises above -10 V, the device will enter the all-off state and will remain in the all-off state until the battery drops below -15 V. ESD Rating (Human Body Model) 1000 V # 1.4 Electrical Characteristics, $T_A = -40^{\circ}$ C to $+85^{\circ}$ C Unless otherwise specified, minimum and maximum values are production testing requirements. Typical values are characteristic of the device and are the result of engineering evaluations. Typical values are provided for information purposes only and are not part of the testing requirements. $V_{DD} = 5V_{dc}$ ### 1.4.2 Break Switches, SW1 and SW2 | Parameter | Test Conditions | Symbol | Minimum | Typical | Maximum | Unit | |-----------------------|----------------------------------------------------------------------------------------------------|-----------------|---------|---------|---------|------| | Off-state leakage cu | rrent | | | | | | | +25° C | $V_{SW}$ (differential) = -320 V to gnd $V_{SW}$ (differential) = +260 V to -60 V | I <sub>SW</sub> | | 0.1 | | | | +85° C | $V_{SW}$ (differential) = -330 V to gnd $V_{SW}$ (differential) = +270 V to -60 V | | - | - 0.3 | 1 | μА | | -40° C | V <sub>SW</sub> (differential) = -310 V to gnd<br>V <sub>SW</sub> (differential) = +250 V to -60 V | | | 0.1 | | | | R <sub>ON</sub> | | | | | | | | +25° C | (on) = +10 mA +40 mA | | | 14.5 | - | | | +85° C | $I_{SW}$ (on) = ±10 mA, ±40 mA,<br>$R_{BAT}$ and $T_{BAT}$ = -2 V | R <sub>ON</sub> | | 20.5 | 28 | | | -40° C | TIBAT AND TBAT2 V | | - | 10.5 | - | Ω | | R <sub>ON</sub> match | Per on-resistance test condition of SW1 & SW2 | $\Delta R_{ON}$ | | 0.15 | 0.8 | | | Parameter | Test Conditions | Symbol | Minimum | Typical | Maximum | Unit | |-------------------------------------|--------------------------------------------------------------------------------------------------------------|-----------------|---------|---------|---------|------| | DC current limit | | | | | | | | +25° C | | | - | 225 | | | | +85° C | V <sub>SW</sub> (on) = ±10 V | | 80 | 150 | - | mA | | -40° C | | I <sub>SW</sub> | - | 400 | 425 | | | Dynamic current limit (t = <0.5 μs) | Break switches on, ringing switches off, apply ±1 kV 10/1000 μs pulse, with appropriate protection in place. | ·SW | - | 2.5 | - | А | | Logic input to switch | output isolation | | | | | | | +25° C | V <sub>SW</sub> (T <sub>LINE</sub> , R <sub>LINE</sub> ) = ±320 V, logic inputs = gnd | | - | 0.1 | | | | +85° C | V <sub>SW</sub> (T <sub>LINE</sub> , R <sub>LINE</sub> ) = ±330 V, logic inputs = gnd | $I_{SW}$ | - | 0.3 | 1 | μΑ | | -40° C | V <sub>SW</sub> (T <sub>LINE</sub> , R <sub>LINE</sub> ) = ±310 V, logic inputs = gnd | | - | 0.1 | | | | dv/dt sensitivity | - | - | - | 200 | - | V/µs | # 1.4.3 Ringing Return Switch, SW3 | Parameter | Test Conditions | Symbol | Minimum | Typical | Maximum | Unit | |-------------------------------------|--------------------------------------------------------------------------------------------------------------|-------------------|---------|---------|---------|----------| | Off-state leakage curr | ent | | | | | | | +25° C | V <sub>SW</sub> (differential) = -320 V to gnd<br>V <sub>SW</sub> (differential) = +260 V to -60 V | | | 0.1 | | | | +85° C | V <sub>SW</sub> (differential) = -330 V to gnd<br>V <sub>SW</sub> (differential) = +270 V to -60 V | I <sub>SW</sub> | - | 0.3 | 1 | μΑ | | -40° C | V <sub>SW</sub> (differential) = -310 V to gnd<br>V <sub>SW</sub> (differential) = +250 V to -60 V | | | 0.1 | ! | | | R <sub>ON</sub> | | | | | | | | +25° C | I <sub>SW</sub> (on) = ±0 mA, ±10 mA | | | 60 | - | | | +85° C | | R <sub>ON</sub> - | - | 85 | 110 | $\Omega$ | | -40° C | | | 45 | - | | | | DC current limit | | | | | | | | +25° C | | | - | 120 | | mA | | +85° C | ' <sub>SW</sub> (on) = ± 10 V | | 70 | 85 | | | | -40° C | | I <sub>SW</sub> | - | 210 | - | | | Dynamic current limit (t = <0.5 μs) | Break switches off, ringing switches on, apply ±1 kV 10/1000 μs pulse, with appropriate protection in place. | OW | | 2.5 | | A | | Logic input to switch | output isolation | | | | | | | +25° C | $V_{SW}$ ( $T_{RING}$ , $T_{LINE}$ ) = ±320 V, logic inputs = gnd | | | 0.1 | | | | +85° C | $V_{SW}$ ( $T_{RING}$ , $T_{LINE}$ ) = ±330 V, logic inputs = gnd | $I_{SW}$ | - | 0.3 | 1 | μΑ | | -40° C | $V_{SW}$ ( $T_{RING}$ , $T_{LINE}$ ) = ±310 V, logic inputs = gnd | | | 0.1 | | | | dv/dt sensitivity | - | - | - | 200 | - | V/µs | # 1.4.4 Ringing Switch, SW4 | Parameter | Test Conditions | Symbol | Minimum | Typical | Maximum | Unit | |----------------------------------------------------|---------------------------------------------------------------------------------------|----------------------|---------|---------|---------|------| | Off-state leakage curre | nt | - | | | - | | | +25° C | $V_{SW}$ (differential) = -255 V to +210 V $V_{SW}$ (differential) = +255 V to -210 V | | | 0.05 | 1 | | | +85° C | $V_{SW}$ (differential) = -270 V to +210 V $V_{SW}$ (differential) = +270 V to -210 V | I <sub>SW</sub> | | 0.1 | 1 | μΑ | | -40° C | $V_{SW}$ (differential) = -245 V to +210 V $V_{SW}$ (differential) = +245 V to -210 V | | | 0.05 | 1 | | | On Voltage | I <sub>SW</sub> (on) = ± 1 mA | - | _ | 1.5 | 3 | V | | Ringing generator current to ground during ringing | Inputs set for ringing mode | I <sub>RINGING</sub> | | 0.1 | 0.25 | mA | | On steady-state current* | Inputs set for ringing mode | I <sub>SW</sub> | | - | 150 | mA | | Surge current* | - | - | | - | 2 | Α | | Release current | - | I <sub>RINGING</sub> | | 450 | - | μΑ | | R <sub>ON</sub> | $I_{SW}$ (on) = ±70 mA, ±80 mA | R <sub>ON</sub> | | 10 | 15 | Ω | | Logic input to switch o | utput isolation | | 1 | l | 1 | | | +25° C | $V_{SW}$ (R <sub>RING</sub> , R <sub>LINE</sub> ) = ±320 V, logic inputs = gnd | | | 0.1 | | | | +85° C | $V_{SW}$ (R <sub>RING</sub> , R <sub>LINE</sub> ) = ±330 V, logic inputs = gnd | I <sub>SW</sub> | - | 0.3 | 1 | μΑ | | -40° C | $V_{SW}$ (R <sub>RING</sub> , R <sub>LINE</sub> ) = ±310 V, logic inputs = gnd | | | 0.1 | | | | dv/dt sensitivity | - | - | 1 | 200 | - | V/μs | | *Secondary protection and r | inging source current limiting must prevent ex | ceeding this paran | neter. | • | - I | | # 1.4.5 $\mathsf{TEST}_\mathsf{OUT}$ Switches, SW5 and SW6 | Parameter | Test Conditions | Symbol | Minimum | Typical | Maximum | Unit | |-----------------------|----------------------------------------------------------------------------------------------------|-----------------|---------|---------|---------|----------| | Off-state leakage cui | rent | | | | | | | +25° C | V <sub>SW</sub> (differential) = -320 V to gnd<br>V <sub>SW</sub> (differential) = +260 V to -60 V | | | 0.1 | | | | +85° C | $V_{SW}$ (differential) = -330 V to gnd $V_{SW}$ (differential) = +260 V to -60 V | I <sub>SW</sub> | - | 0.3 | 1 | μΑ | | -40° C | V <sub>SW</sub> (differential) = -310 V to gnd<br>V <sub>SW</sub> (differential) = +250 V to -60 V | | | 0.1 | | | | R <sub>ON</sub> | | 1 | 1 | | | | | +25° C | | | | 35 | - | | | +85° C | $I_{SW}(on) = \pm 10 \text{ mA}, \pm 40 \text{ mA}$ | R <sub>ON</sub> | - | 50 | 70 | $\Omega$ | | -40° C | | | | 26 | - | | | DC current limit | , | <u>'</u> | | | 1 | | | Parameter | Test Conditions | Symbol | Minimum | Typical | Maximum | Unit | |-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-----------------|---------|---------|---------|------| | +25° C | | | - | 140 | - | | | +85° C | $V_{SW}$ (on) = ±10 V | | 80 | 100 | - | mA | | -40° C | | | - | 210 | 250 | | | Dynamic current limit (t = <0.5 μs) | Break switches in on state, ringing switches off, apply ±1 kV at 10/1000 μs pulse, with appropriate secondary protection in place. | I <sub>SW</sub> | - | 2.5 | - | А | | Logic input to switch | output isolation | | | | | | | +25° C | V <sub>SW</sub> (T <sub>TESTout</sub> , T <sub>LINE</sub> , R <sub>TESTout</sub> , R <sub>LINE</sub> )<br>= ±320 V, logic inputs = gnd | I <sub>SW</sub> | - | 0.1 | 1 | μΑ | | +85° C | V <sub>SW</sub> (T <sub>TESTout</sub> , T <sub>LINE</sub> , R <sub>TESTout</sub> , R <sub>LINE</sub> )<br>= ±330 V, logic inputs = gnd | I <sub>SW</sub> | - | 0.3 | 1 | μΑ | | -40° C | V <sub>SW</sub> (T <sub>TESTout</sub> , T <sub>LINE</sub> , R <sub>TESTout</sub> , R <sub>LINE</sub> )<br>= ±310 V, logic inputs = gnd | I <sub>SW</sub> | - | 0.1 | 1 | μΑ | | dv/dt sensitivity | - | - | | 200 | - | V/µs | # 1.4.6 Ringing Test Return Switch, SW7 | Parameter | Test Conditions | Symbol | Minimum | Typical | Maximum | Unit | |-----------------------|----------------------------------------------------------------------------------------------------|-----------------|---------|---------|---------|------| | Off-state leakage cu | rrent | II. | | | | | | +25° C | V <sub>SW</sub> (differential) = -320 V to gnd<br>V <sub>SW</sub> (differential) = +260 to -60 V | | | 0.1 | | | | +85° C | V <sub>SW</sub> (differential) = -330 V to gnd<br>V <sub>SW</sub> (differential) = +270 V to -60 V | I <sub>SW</sub> | - | 0.3 | 1 | μΑ | | -40° C | V <sub>SW</sub> (differential) = -310 V to gnd<br>V <sub>SW</sub> (differential) = +250 V to -60 V | | | 0.1 | _ | | | R <sub>ON</sub> | | • | | 1 | 1 | | | +25° C | | | | 60 | - | | | +85° C | $I_{SW}(on) = \pm 10 \text{ mA}, \pm 40 \text{ mA}$ | R <sub>ON</sub> | - | 85 | 100 | Ω | | -40° C | | | | 45 | - | | | DC current limit | | | | | | | | +25° C | | | | 120 | | | | +85° C | $V_{SW}$ (on) = ±10 V | I <sub>SW</sub> | 70 | 80 | - | mA | | -40° C | | | | 210 | | | | Logic input to switch | n output isolation | | | | | | | +25° C | $V_{SW}$ ( $T_{RING}$ , $T_{TESTin}$ ) = ±320 V, logic inputs = gnd | | | 0.1 | | | | +85° C | $V_{SW}$ (T <sub>RING</sub> , T <sub>TESTin</sub> ) = ±330 V, logic inputs = gnd | I <sub>SW</sub> | - | 0.3 | 1 | μΑ | | -40° C | $V_{SW}$ ( $T_{RING}$ , $T_{TESTin}$ ) = ±310 V, logic inputs = gnd | | | 0.1 | | | | dv/dt sensitivity | - | - | | 200 | - | V/µs | # 1.4.7 Ringing Test Switch, SW8 | Parameter | Test Conditions | Symbol | Minimum | Typical | Maximum | Unit | |--------------------------|----------------------------------------------------------------------------------|-----------------|---------|---------|---------|------| | Off-state leakage curre | ent | | | | | | | +25° C | | | | 0.05 | | | | +85° C | $V_{SW}$ (differential) = -60 V to +175 V | I <sub>SW</sub> | | 0.1 | 1 | μΑ | | -40° C | | | | 0.05 | | | | On Voltage | $I_{SW(ON)} = \pm 1 \text{ mA}$ | - | - | 0.75 | 1.5 | ٧ | | R <sub>ON</sub> | $I_{SW(ON)} = \pm 70 \text{ mA}, \pm 80 \text{ mA}$ | R <sub>ON</sub> | | 35 | - | Ω | | Release Current | - | - | | 450 | - | μΑ | | Logic input to switch of | output isolation | | | | | | | +25° C | $V_{SW}$ (R <sub>RING</sub> , R <sub>TESTin</sub> ) = ±320 V, logic inputs = gnd | | | 0.1 | | | | +85° C | $V_{SW}$ (R <sub>RING</sub> , R <sub>TESTin</sub> ) = ±330 V, logic inputs = gnd | I <sub>SW</sub> | - | 0.3 | 1 | μΑ | | -40° C | $V_{SW}$ (R <sub>RING</sub> , R <sub>TESTin</sub> ) = ±310 V, logic inputs = gnd | | | 0.1 | | | | dv/dt sensitivity | - | - | | 200 | - | V/µs | # 1.4.8 $\mathsf{TEST}_{\mathsf{In}}$ Switches, SW9 and SW10 | Parameter | Test Conditions | Symbol | Minimum | Typical | Maximum | Unit | |-----------------------|----------------------------------------------------------------------------------------------------|-----------------|---------|---------|---------|----------| | Off-state leakage cu | rrent | | | | | | | +25° C | V <sub>SW</sub> (differential) = -320 V to gnd<br>V <sub>SW</sub> (differential) = -60 V to +260 V | | | 0.1 | | | | +85° C | V <sub>SW</sub> (differential) = -330 V to gnd<br>V <sub>SW</sub> (differential) = -60 V to +270 V | I <sub>SW</sub> | - | 0.3 | 1 | μΑ | | -40° C | V <sub>SW</sub> (differential) = -310 V to gnd<br>V <sub>SW</sub> (differential) = -60 V to +250 V | | | 0.1 | - | | | R <sub>ON</sub> | | | | 1 | ' | | | +25° C | | | | 35 | - | | | +85° C | $I_{SW}(on) = \pm 10 \text{ mA}, \pm 40 \text{ mA}$ | $R_{ON}$ | - | 50 | 70 | $\Omega$ | | -40° C | | | | 26 | - | | | DC current limit | | | | | | | | +25° C | | | - | 160 | - | | | +85° C | $V_{SW}$ (on) = ±10 V | $I_{SW}$ | 80 | 110 | - | mA | | -40° C | | | - | 210 | 250 | | | Logic input to switch | h output isolation | | | | | | | +25° C | $V_{SW}$ ( $T_{TESTin}$ , $R_{TESTin}$ ) = ±320 V, logic inputs = gnd | | | 0.1 | | | | +85° C | $V_{SW}$ ( $T_{TESTin}$ , $R_{TESTin}$ ) = ±330 V, logic inputs = gnd | I <sub>SW</sub> | - | 0.3 | 1 | μΑ | | -40° C | $V_{SW}$ ( $T_{TESTin}$ , $R_{TESTin}$ ) = ±310 V, logic inputs = gnd | | | 0.1 | | | | dv/dt sensitivity | - | - | | 200 | - | V/µs | # 1.5 Additional Electrical Characteristics | Parameter | Test Conditions | Symbol | Minimum | Typical | Maximum | Unit | | |----------------------------------------------------|-------------------------------------------------------------------------------------------|---------------------|---------|---------|---------|------|--| | Digital input characteri | stics | | | | | | | | Input low voltage | - | V <sub>IL</sub> | - | - | 1.5 | V | | | Input high voltage | - | V <sub>IH</sub> | 3.5 | - | - | V | | | Input leakage current (high) | V <sub>DD</sub> = 5.5 V, V <sub>BAT</sub> = -75 V, V <sub>IH</sub> = 5 V | I <sub>IH</sub> | - | 0.1 | 1 | ^ | | | Input leakage current (low) | V <sub>DD</sub> = 5.5 V, V <sub>BAT</sub> = -75 V, V <sub>IL</sub> = 0 V | I <sub>IL</sub> | - | 0.1 | 1 | μΑ | | | Power requirements | | | 1 | ı | | | | | Power consumption in talk and all-off states | $V_{DD} = 5 \text{ V}, V_{BAT} = -48 \text{ V}, \text{ measure } I_{DD}$<br>and $I_{BAT}$ | Р | - | 4.7 | 10.5 | \ | | | Power consumption in all other states | $V_{DD} = 5 \text{ V}, V_{BAT} = -48 \text{ V}, \text{ measure } I_{DD}$<br>and $I_{BAT}$ | Р | | 5.2 | 10.5 | mW | | | V <sub>DD</sub> current in talk and all-off states | V5 V V48 V | I <sub>DD</sub> | - | 0.9 | 2.0 | mΛ | | | V <sub>DD</sub> current in all other states | -V <sub>DD</sub> = 5 V, V <sub>BAT</sub> = -48 V | I <sub>DD</sub> | - | 1.0 | 2.0 | mA | | | V <sub>BAT</sub> current in any state | V <sub>DD</sub> = 5V, V <sub>BAT</sub> = -48 V | I <sub>BAT</sub> | - | 4 | 10 | μΑ | | | Temperature Shutdowr | Requirements (temperature shutdow | n flag is active | low) | | + | | | | Shutdown activation temperature | Not production tested - guarenteed by | T <sub>SD_on</sub> | 110 | 125 | 150 | °C | | | Shutdown circuit hysteresis | design and Quality Control sampling audits. | T <sub>SD_off</sub> | 10 | - | 25 | °C | | R3.0 www.clare.com 9 # 1.6 Protection Circuitry Electrical Specifications | Parameter | Conditions | Symbol | Minimum | Typical | Maximum | Unit | | |-----------------------------------------------------|--------------------------------------------------------------------------------------------|-------------------------------------------|---------------------|---------|---------------------|------|--| | Parameters Related to | the Diodes in the Diode Bridge | | | | | | | | Voltage drop at<br>continuous current<br>(50/60 Hz) | Apply ± dc current limit of break switches | Forward<br>Voltage | - | 2.8 | 3.5 | V | | | Voltage drop at surge current | Apply ± dynamic current limit of break switches | Forward<br>Voltage | - | 5 | - | | | | Parameters Related to | the Protection SCR (when equipped) | | | | | | | | Surge current | | - | | - | * | Α | | | Trigger current (+25° C) | | I <sub>TRIG</sub> | - | 60 | - | mA | | | Trigger current (+85° C) | - | I <sub>TRIG</sub> | | 35 | - | | | | Hold current (+25° C) | | I <sub>HOLD</sub> | | 110 | - | | | | Hold current (+85° C) | | I <sub>HOLD</sub> | 60 | 70 | - | | | | Gate trigger voltage | I <sub>GATE</sub> = I <sub>TRIGGER</sub> § | V <sub>TBAT</sub> or<br>V <sub>RBAT</sub> | V <sub>BAT</sub> -4 | - | V <sub>BAT</sub> -2 | V | | | Reverse leakage current | V <sub>BAT</sub> = -48 V | I <sub>VBAT</sub> | | - | 1.0 | μΑ | | | On atota valtaga | 0.5 A, t = 0.5 μs | V <sub>TBAT</sub> or | 1 - | -3 | - | V | | | On-state voltage | 2.0 A, t = 0.5 μs | $V_{RBAT}$ | | -5 | - | V | | | | ith appropriate secondary protection in place. ITRIGGER for the internal SCR to activate. | | | | | | | ### 1.7 Truth Tables ### 1.7.1 Truth Table for CPC7583xA and CPC7583xB | State | IN <sub>RINGING</sub> | IN <sub>TESTIN</sub> | IN <sub>TESTOUT</sub> | Latch | T <sub>SD</sub> | TEST <sub>IN</sub><br>Switches | Break<br>Switches | Ringing<br>Test<br>Switches | Ringing<br>Switches | TEST <sub>OUT</sub><br>Switches | | | | |---------------------------------------|-----------------------|----------------------|-----------------------|-------|-----------------|--------------------------------|-------------------|-------------------------------|---------------------|---------------------------------|-----|-----|-----| | Talk | 0 | 0 | 0 | | | Off | On | Off | Off | Off | | | | | TESTout | 0 | 0 | 1 | | | Off | Off | Off | Off | On | | | | | TESTin | 0 | 1 | 0 | | | On | Off | Off | Off | Off | | | | | Simultaneous<br>TESTin and<br>TESTout | 0 | 1 | 1 | 0 | 0 | 1.00 | On | Off | Off | Off | On | | | | Ringing | 1 | 0 | 0 | | | | | 1 or<br>Floating <sup>1</sup> | Off | Off | Off | On | Off | | Ringing<br>Generator<br>Test | 1 | 1 | 0 | | | | rioating | Off | Off | On | Off | Off | | | Latched | Х | Х | Х | 1 | | Unchanged | Unchanged | Unchanged | Unchanged | Unchanged | | | | | | 1 | 0 | 1 | 0 | | Off | Off | Off | Off | Off | | | | | All Off | 1 | 1 | 1 | 0 | | Off | Off | Off | Off | Off | | | | | | Х | Χ | Х | Χ | 0 <sup>2</sup> | Off | Off | Off | Off | Off | | | | $<sup>^{1}</sup>$ lf $T_{SD}$ is tied high, thermal shutdown is disabled. If $T_{SD}$ is left floating, the thermal shutdown mechanism functions normally. $<sup>^2</sup>$ Forcing T $_{ m SD}$ to ground overrides the logic input pins and forces an all off state. ### 1.7.2 Truth Table for CPC7583xC and CPC7583xD | State | IN <sub>RINGING</sub> | IN <sub>TESTIN</sub> | IN <sub>TESTOUT</sub> | Latch | T <sub>SD</sub> | TEST <sub>IN</sub><br>Switches | Break<br>Switches | Ringing<br>Test<br>Switches | Ringing<br>Switches | TEST <sub>OUT</sub><br>Switches | | |-------------------------------------------------------------|-----------------------|----------------------|-----------------------|-------|-----------------|--------------------------------|-------------------|-----------------------------|---------------------|---------------------------------|-----| | Talk | 0 | 0 | 0 | | | Off | On | Off | Off | Off | | | TESTout | 0 | 0 | 1 | | | Off | Off | Off | Off | On | | | TESTin | 0 | 1 | 0 | | | On | Off | Off | Off | Off | | | Simultaneous<br>TESTin and<br>TESTout | 0 | 1 | 1 | 0 | | | On | Off | Off | Off | On | | Ringing | 1 | 0 | 0 | | | Off | Off | Off | On | Off | | | Ringing<br>Generator<br>Test | 1 | 1 | 0 | | U | 1 or<br>Floating <sup>1</sup> | Off | Off | On | Off | Off | | Simultaneous<br>TESTout and<br>Ringing<br>Generator<br>Test | 1 | 1 | 1 | | | Off | Off | On | Off | On | | | Latched | Х | Х | Х | 1 | | Unchanged | Unchanged | Unchanged | Unchanged | Unchanged | | | AII O# | 1 | 0 | 1 | 0 | | Off | Off | Off | Off | Off | | | All Off | Х | Χ | Х | Х | 0 <sup>2</sup> | Off | Off | Off | Off | Off | | $<sup>^{1}\</sup>text{If }T_{SD}\text{ is tied high, thermal shutdown is disabled. If }T_{SD}\text{ is left floating, the thermal shutdown mechanism functions normally.}$ $<sup>^2\</sup>mbox{Forcing}\mbox{ T}_{\mbox{SD}}$ to ground overrides the logic input pins and forces an all off state. # 2. Functional Description #### 2.1 Introduction The CPC7583 has the following states: - Talk. Loop break switches SW1, and SW2 closed, all other switches open. - Ringing. Ringing switches SW3, SW4 closed, all other switches open. - TESTout. Testout switches SW5, SW6 closed, all other switches open. - Ringing generator test. SW7, SW8 closed, all other switches open. - TESTin. Testin switches SW9 and SW10 closed. - Simultaneous TESTin and TESTout. SW9, SW10, SW5, and SW6 closed, all other switches open. - Simultaneous test out and ringing generator test. SW5, SW6, SW7, and SW8 closed, all other switches open (only on the xC and xD versions). - All Off. All switches open. See "Truth Tables" on page 10 for more information. The CPC7583 offers break-before-make and make-before-break switching from the ringing state to the talk state with simple logic level input control. Solid-state switch construction means no impulse noise is generated when switching during ringing cadence or ring trip, eliminating the need for external zero-cross switching circuitry. State-control is via logic-level input so no additional driver circuitry is required. The linear line break switches SW1 and SW2 have exceptionally low RON and excellent matching characteristics. The ringing switch SW4 has a minimum open contact breakdown voltage of 465 V. This is sufficiently high, with proper protection, to prevent breakdown in the presence of a transient fault condition (i.e., passing the transient on to the ringing generator). Integrated into the CPC7583 is an over voltage clamping circuit, active current limiting, and a thermal shutdown mechanism to provide protection to the SLIC device during a fault condition. Positive and negative surges are reduced by the current limiting circuitry and hazardous potentials are diverted to ground via diodes and the integrated SCR. Power-cross potentials are also reduced by the current limiting and thermal shutdown circuits. To protect the CPC7583 from an overvoltage fault condition, the use of a secondary protector is required. The secondary protector must limit the voltage seen at the $T_{LINE}$ and $R_{LINE}$ terminals to a level below the maximum breakdown voltage of the switches. To minimize the stress on the solid-state contacts, use of a foldback or crowbar type secondary protector is recommended. With proper selection of the secondary protector, a line card using the CPC7583 will meet all relevant ITU, LSSGR, TIA/EIA and IEC protection requirements. The CPC7583 operates from a +5 V supply only. This gives the device extremely low idle and active power consumption and allows use with virtually any range of battery voltage. The battery voltage is also used by the CPC7583 as a reference for the integrated protection circuit. In the event of a loss of battery voltage, the CPC7583 enters the all-off state. #### 2.2 Switch Logic The CPC7583 provides, when switching from the ringing state to the talk state, the ability to control the release timing of the ringing switches SW3 and SW4 relative to the state of the loop break switches SW1 and SW2 using simple logic-level input. This is referred to as a make-before-break or break-before-make operation. When the line break switch contacts (SW1 and SW2) are closed (or made) before the ringing access switch contacts (SW3 and SW4) are opened (broken), this is referred to make-before-break operation. Break-before-make operation occurs when the ringing access contacts (SW3 and SW4) are opened (broken) before the line break switch contacts (SW1 and SW2) are closed (made). With the CPC7583, the make-before-break and break-before-make operations can easily be selected by applying the proper sequence of logic inputs to IN<sub>TESTout</sub>, IN<sub>RINGING</sub>, and IN<sub>TESTin</sub>. The logic sequences for either mode of operation are given in "Make-Before-Break Operation (Ringing to Talk Transition)" on page 13 and "Break-Before-Make Operation (Ringing to Talk Transition)" on page 13. Logic states and explanations are given in "Truth Tables" on page 10. Break-before-make operation can also be achieved using the $T_{SD}$ pin as an input. In "Break-Before-Make Operation (Ringing to Talk Transition)" on page 13, lines 2 and 3, it is possible to induce the switches to the all-off state by grounding $T_{SD}$ instead of applying input to the logic pins. This has the effect of overriding the logic inputs and forcing the device to the all-off state. For 20 Hz ringing hold this input state for 25 ms. During this hold period, toggle the inputs from the ringing state to the talk state. After the 25 ms, release $T_{SD}$ to return switch control to the input pins $IN_{TESTout}$ , $IN_{RINGING}$ , $IN_{TESTin}$ and the latch control pin. #### 2.2.1 Make-Before-Break Operation (Ringing to Talk Transition) | State | IN <sub>RINGING</sub> | IN <sub>TESTIN</sub> | IN <sub>TESTOUT</sub> | Latch | T <sub>SD</sub> | Timing | Break<br>Switches<br>1 and 2 | Ring<br>Return<br>Switch 3 | Ring<br>Access<br>Switch 4 | All Other<br>Test<br>Switches | |-----------------------|-----------------------|----------------------|-----------------------|-------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|----------------------------|----------------------------|-------------------------------| | Ringing | 1 | 0 | 0 | | Floating | - | Off | On | On | Off | | Make-bef<br>ore-break | 0 | 0 | 0 | 0 | Floating | SW4 waiting for next zero-current crossing to turn off. Maximum time is one-half of ringing. In this transition state, current that is limited to the dc break switch current limit value will be sourced from the ring node of the SLIC. | | Off | On | Off | | Talk | 0 | 0 | 0 | | Floating | Zero-cross current has occurred | On | Off | Off | Off | ### 2.2.2 Break-Before-Make Operation (Ringing to Talk Transition) | State | IN <sub>RINGING</sub> | IN <sub>TESTIN</sub> | IN <sub>TESTOUT</sub> | Latch | T <sub>SD</sub> | Timing | Break<br>Switches<br>1 and 2 | | Ring<br>Access<br>Switch 4 | All Other<br>Test<br>Switches | |---------|-----------------------|----------------------|-----------------------|-------|-----------------|------------------------------------------------------------------------------------------|------------------------------|-----|----------------------------|-------------------------------| | Ringing | 1 | 0 | 0 | | Floating | - | Off | On | On | Off | | All off | 1 | 0 | 1 | 0 | Floating | Hold this state for one-half of ringing cycle. SW4 waiting for zero current to turn off. | Off | Off | On | Off | | All off | 1 | 0 | 1 | | Floating | Zero current has occurred.<br>SW4 has opened | Off | Off | Off | Off | | Talk | 0 | 0 | 0 | | Floating | Release break switches | On | Off | Off | Off | ### 2.3 Alternate Break-Before-Make Operation Note that break-before-make operation can also be achieved using $T_{SD}$ as an input. In lines 2 and 3 of the table "Break-Before-Make Operation (Ringing to Talk Transition)" on page 13, instead of using the logic input pins to force the all-off state, force $T_{SD}$ to ground. This overrides the logic inputs and also forces the all off state. Hold this state for one-half of the ringing cycle. During this $T_{SD}$ forced all-off state, change the inputs from the power ringing state (IN $_{RING}=1$ , IN $_{TESTIN}=0$ , IN $_{TESTOUT}=0$ ) to the talk state (IN $_{RING}=0$ , IN $_{TESTIN}=0$ , IN $_{TESTOUT}=0$ ). After the hold period, release $T_{SD}$ to return switch control to the input pins which will set the talk state. #### 2.4 Data Latch The CPC7583 has an integrated data latch. The latch operation is controlled by logic-level input at the LATCH pin. The data input of the latch are the input pins, while the output of the data latch is an internal node used for state control. When the LATCH control pin is at logic 0, the data latch is transparent and data control signals flow directly through to state control. A change in input will be reflected in a change is switch state. When the LATCH control pin is at logic 1, the data latch is active and a change in input control will not affect switch state. The switches will remain in the position they were in when the LATCH changed from logic 0 to logic 1 and will not respond to changes in input as long as the latch is at logic 1. The $T_{SD}$ input is not tied to the data latch. Therefore, $T_{SD}$ is not affected by the LATCH input and the $T_{SD}$ input will override state control. ### 2.5 T<sub>SD</sub> Behavior Setting $T_{SD}$ to +5 V allows switch control using the logic inputs. This setting, however, also disables the thermal shutdown circuit and is therefore not recommended. When using logic controls via the input pins, $T_{SD}$ should be allowed to float. As a result, the two recommended states when using $T_{SD}$ as a control are 0, which forces the device to an all-off state, or float, which allows logic inputs to remain active. This requires the use of an open collector type buffer. #### 2.6 Ringing Switch Zero-Cross Current Turn Off After the application of a logic input to turn SW4 off, the ringing switch is designed to delay the change in state until the next zero-crossing. Once on, the switch requires a zero-current cross to turn off, and therefore should not be used to switch a pure DC signal. The switch will remain in the on state no matter the logic input until the next zero crossing. These switching characteristics will reduce and possibly eliminate overall system impulse noise normally associated with ringing switches. See Clare application note AN-144, Impulse Noise Benefits of Line Card Access Switches for more information. The attributes of ringing switch SW4 may make it possible to eliminate the need for a zero-cross switching scheme. A minimum impedance of 300 $\Omega$ in series with the ringing generator is recommended. #### 2.7 Power Supplies Both a +5 V supply and battery voltage are connected to the CPC7583. Switch state control is powered exclusively by the +5 V supply. As a result, the CPC7583 exhibits extremely low power consumption during both active and idle states. The battery voltage is not used for switch control but rather as a supply for the integrated secondary protection circuitry. The integrated SCR is designed to trigger when the voltage at $T_{BAT}$ or $R_{BAT}$ drops 2 to 4 V below the applied voltage on the $V_{BAT}$ pin. This trigger prevents a fault induced overvoltage event at the $T_{BAT}$ or $R_{BAT}$ nodes. #### 2.8 Battery Voltage Monitor The CPC7583 also uses the $V_{BAT}$ voltage to monitor battery voltage. If battery voltage is lost, the CPC7583 immediately enters the all-off state. It remains in this state until the battery voltage is restored. The device also enters the all-off state if the battery voltage rises above -10~V and remains in the all-off state until the battery voltage drops below -15~V. This battery monitor feature draws a small current from the battery (less than 1 $\mu$ A typical) and will add slightly to the device's overall power dissipation. #### 2.9 Protection #### 2.9.1 Diode Bridge/SCR The CPC7583 uses a combination of current limited break switches, a diode bridge/SCR clamping circuit, and a thermal shutdown mechanism to protect the SLIC device or other associated circuitry from damage during line transient events such as lightning. During a positive transient condition, the fault current is conducted through the diode bridge to ground via $F_{GND}$ . Voltage is clamped to a diode drop above ground. During a negative transient of 2 to 4 V more negative than the voltage source at $V_{BAT}$ , the SCR conducts and faults are shunted to $F_{GND}$ via the SCR or the diode bridge. In order for the SCR to crowbar or foldback, the on voltage (see "Protection Circuitry Electrical Specifications" on page 10) of the SCR must be less negative than the $V_{BAT}$ voltage. If the $V_{BAT}$ voltage is less negative than the SCR on state voltage, or if the $V_{BAT}$ supply is unable to source the trigger current, the SCR will not crowbar. For power induction or power-cross fault conditions, the positive cycle of the transient is clamped to a diode drop above ground and the fault current directed to ground. The negative cycle of the transient will cause the SCR to conduct when the voltage exceeds the battery reference voltage by two to four volts, steering the current to ground. #### 2.9.2 Current Limiting function If a lightning strike transient occurs when the device is in the talk state, the current is passed along the line to the integrated protection circuitry and restricted by the dynamic current limit response of the active switches. During the talk state when a 1000V 10/1000 $\mu S$ pulse (GR-1089-CORE lightning) is applied to the line though a properly clamped external protector, the current into $T_{LINE}$ or $R_{LINE}$ will be a pulse with a typical magnitude of 2.5 A and a duration of less than 0.5 $\mu s$ . If a power-cross fault occurs with the device in the talk state, the current is passed though break switches SW1 and SW2 on to the integrated protection circuit and is limited by the dynamic DC current limit response of the two break switches. The DC current limit, specified over temperature, is between 80 mA and 425 mA, and the circuitry has a negative temperature coefficient. As a result, if the device is subjected to extended heating due to power cross fault, the measured current at $T_{\text{LINE}}$ or $R_{\text{LINE}}$ will decrease as the device temperature increases. If the device temperature rises sufficiently, the temperature shutdown mechanism will activate and the device will default to the all-off state. #### 2.10 Temperature Shutdown The thermal shutdown mechanism will activate when the device temperature reaches a minimum of 110° C, placing the device in the all-off state regardless of logic input. During thermal shutdown mode, the voltage out of the $T_{SD}$ pin will read 0 V. Normal output of $T_{SD}$ is $V_{DD}$ . If presented with a short duration transient such as a lightning event, the thermal shutdown feature will typically not activate. But in an extended power-cross transient, the device temperature will rise and the thermal shutdown will activate forcing the switches to the all-off state. At this point the current measured into T<sub>LINE</sub> or R<sub>LINE</sub> will drop to zero. Once the device enters thermal shutdown it will remain in the all-off state until the temperature of the device drops below the deactivation level of the thermal shutdown circuit. This will permit the device to return to normal operation. If the transient has not passed, current will flow up to the value allowed by the dynamic DC current limiting of the switches and heating will begin again, reactivating the thermal shutdown mechanism. This cycle of entering and exiting the thermal shutdown mode will continue as long as the fault condition persists. If the magnitude of the fault condition is great enough, the external secondary protector could activate and shunt all current to ground. #### 2.11 External Protection Elements The CPC7583 requires only over-voltage secondary protection on the loop side of the device. The integrated protection feature described above negates the need for additional protection on the SLIC side. The secondary protector must limit voltage transients to levels that do not exceed the breakdown voltage or input-output isolation barrier of the CPC7583. A foldback or crowbar type protector is recommended to minimize stresses on the CPC7583. Consult Clare's application note, AN-100, "Designing Surge and Power Fault Protection Circuits for Solid State Subscriber Line Interfaces" for equations related to the specifications of external secondary protectors, fused resistors and PTCs. # 3. Manufacturing Information #### 3.1 Soldering #### 3.1.1 Moisture Reflow Sensitivity Clare has characterized the moisture reflow sensitivity of LCAS products using IPC/JEDEC standard J-STD-020A. Moisture uptake from atmospheric humidity occurs by diffusion. During the solder reflow process, in which the component is attached to the PCB, the whole body of the component is exposed to high process temperatures. The combination of moisture uptake and high reflow soldering temperatures may lead to moisture induced delamination and cracking of the component. To prevent this, this component must be handled in accordance with IPC/JEDEC standard J-STD-020A per the labelled moisture sensitivity level (MSL), level 1 for the SOIC packages, and level 3 for the MLP package. #### 3.1.2 Reflow Profile The maximum ramp rates, dwell times, and temperatures of the assembly reflow profile should not exceed those specified in IPC standard IPC-9502, table 2. Soldering processes are limited to 220 °C component body temperature. #### 3.2 Washing Clare does not recommend ultrasonic cleaning of LCAS parts. #### 3.3 Mechanical Dimensions #### 3.3.1 CPC7583Z - 20 Pin SOIC Package 0.2311 MIN/0.3175 MAX (0.0091 MIN/0.0125MAX) ### 3.3.2 CPC7583B - 28 Pin SOIC Package # 3.3.3 CPC7583M - 28 Pin MLP Package 0.366 MIN/0.467 MAX TYP (0.014 MIN/0.018 MAX TYP) NOTE: For optimum solder joint size, MLP package printed-circuit board pads should extend no more than .05 mm past the chip post on the short sides, and no more than .025 mm past the chip posts on the long sides. As the metallic pad on the bottom of the MLP package is connected to the substrate of the die, Clare recommends that no printed circuit board to traces cross this area to maintain minimum creepage and clearance values. 0.508 MIN/1.016 MAX) (0.020 MIN/0.040 MAX) DIMENSIONS MM (INCHES) #### 3.3.4 CPC7583Z - Tape and Reel Dimensions ### 3.3.5 CPC7583B - Tape and Reel Dimensions # 3.3.6 CPC7583M - Tape and Reel Dimensions ### For additional information please visit www.clare.com Clare, Inc. makes no representations or warranties with respect to the accuracy or completeness of the contents of this publication and reserves the right to make changes to specifications and product descriptions at any time without notice. Neither circuit patent licenses or indemnity are expressed or implied. Except as set forth in Clare's Standard Terms and Conditions of Sale, Clare, Inc. assumes no liability whatsoever, and disclaims any express or implied warranty relating to its products, including, but not limited to, the implied warranty of merchantability, fitness for a particular purpose, or infringement of any intellectual property right. The products described in this document are not designed, intended, authorized, or warranted for use as components in systems intended for surgical implant into the body, or in other applications intended to support or sustain life, or where malfunction of Clare's product may result in direct physical harm, injury, or death to a person or severe property or environmental damage. Clare, Inc. reserves the right to discontinue or make changes to its products at any time without notice.