## Magellan™ Motion Processor

# MC55000 Electrical Specification

for Pulse and Direction Motion Control

**Preliminary** 



## **NOTICE**

This document contains proprietary and confidential information of Performance Motion Devices, Inc., and is protected by federal copyright law. The contents of this document may not be disclosed to third parties, translated, copied, or duplicated in any form, in whole or in part, without the express written permission of PMD.

The information contained in this document is subject to change without notice. No part of this document may be reproduced or transmitted in any form, by any means, electronic or mechanical, for any purpose, without the express written permission of PMD.

Copyright 2003 by Performance Motion Devices, Inc. **Magellan** and **C-Motion** are trademarks of Performance Motion Devices, Inc

#### Warranty

PMD warrants performance of its products to the specifications applicable at the time of sale in accordance with PMD's standard warranty. Testing and other quality control techniques are utilized to the extent PMD deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Performance Motion Devices, Inc. (PMD) reserves the right to make changes to its products or to discontinue any product or service without notice, and advises customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

#### **Safety Notice**

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage. Products are not designed, authorized, or warranted to be suitable for use in life support devices or systems or other critical applications. Inclusion of PMD products in such applications is understood to be fully at the customer's risk.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent procedural hazards.

#### **Disclaimer**

PMD assumes no liability for applications assistance or customer product design. PMD does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of PMD covering or relating to any combination, machine, or process in which such products or services might be or are used. PMD's publication of information regarding any third party's products or services does not constitute PMD's approval, warranty or endorsement thereof.



## **Related Documents**

#### MC50000 Motion Processor User's Guide (MC50000UG)

How to set up and use all members of the MC50000 Motion Processor family.

#### MC50000 Motion Processor Programmer's Command Reference (MC50000PR)

Descriptions of all MC50000 Motion Processor commands, with coding syntax and examples, listed alphabetically for quick reference.

#### MC50000 Motion Processor Electrical Specifications

Three booklets containing physical and electrical characteristics, timing diagrams, pinouts, and pin descriptions of each:

MC55000 Series, for stepping motion control (MC55000ES);

MC58000 Series, for brushed and brushless servo, microstepping and stepping motion control (MC58000ES).

#### MC50000 Motion Processor Developer's Kit Manual (DK50000M)

How to install and configure the DK50000 developer's kit PC board.



## **Table of Contents**

| Warranty                                                                                                                                                     | iii |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| Safety Notice                                                                                                                                                | iii |
| Disclaimer                                                                                                                                                   | iii |
| Related Documents                                                                                                                                            | v   |
| Table of Contents                                                                                                                                            | vii |
| 1 Th. MC50000 E                                                                                                                                              | 0   |
| 1 The MC50000 Family 1.2 How to Order                                                                                                                        |     |
|                                                                                                                                                              |     |
| 2 Functional Characteristics                                                                                                                                 |     |
| 2.1 Configurations, parameters, and performance                                                                                                              |     |
| 2.2 Physical characteristics and mounting dimensions                                                                                                         |     |
| 2.2.1 CP chip                                                                                                                                                |     |
| 2.2.2 IO chip                                                                                                                                                |     |
| 2.3 Environmental and electrical ratings                                                                                                                     |     |
| <ul> <li>2.4 MC55110 System configuration – Single chip, 1 axis control</li> <li>2.5 MC55020 System configuration – Two chip, 1 to 4 axis control</li> </ul> |     |
| 2.6 Peripheral device address mapping                                                                                                                        |     |
| 2.0 1 cripheral device address mapping                                                                                                                       | 10  |
| 3 Electrical Characteristics                                                                                                                                 | 19  |
| 3.1 DC characteristics                                                                                                                                       |     |
| 3.2 AC characteristics                                                                                                                                       | 19  |
|                                                                                                                                                              |     |
| 4 I/O Timing Diagrams                                                                                                                                        |     |
| 4.1 Clock                                                                                                                                                    |     |
| 4.2 Quadrature encoder input                                                                                                                                 |     |
| 4.3 Reset                                                                                                                                                    |     |
| 4.4 Host interface, 8/16 mode                                                                                                                                |     |
| 4.4.1 Instruction write, 8/16 mode                                                                                                                           |     |
| 4.4.2 Data write, 8/16 mode                                                                                                                                  |     |
| 4.4.4 Status read, 8/16 mode                                                                                                                                 |     |
| 4.5 Host interface, 16/16 mode                                                                                                                               |     |
| 4.5.1 Instruction write, 16/16 mode                                                                                                                          |     |
| 4.5.2 Data write, 16/16 mode                                                                                                                                 |     |
| 4.5.3 Data read, 16/16 mode                                                                                                                                  |     |
| 4.5.4 Status read, 16/16 mode                                                                                                                                |     |
| 4.6 External memory timing                                                                                                                                   | 27  |
| 4.6.1 External memory read                                                                                                                                   |     |
| 4.6.2 External memory write                                                                                                                                  |     |
| 4.7 Peripheral device timing                                                                                                                                 |     |
| 4.7.1 Peripheral device read                                                                                                                                 |     |
| 4.7.2 Peripheral device write                                                                                                                                | 30  |
| 5 Pinouts and Pin Descriptions                                                                                                                               | 21  |
| 5.1 Pinouts for the MC55110                                                                                                                                  |     |
| 5.1.1 MC55110 CP chip pin description.                                                                                                                       |     |

| 5.2 Pin | nouts for the MC55420            | 36 |
|---------|----------------------------------|----|
|         | MC55020 IO chip pin description  |    |
|         | MC55020 CP chip pin description. |    |
|         | ternal oscillator filter         | 43 |

## 1 The MC50000 Family

|                            | MC55020 Series      | MC58020 Series                                                                | MC55110             | MC58110                                                                       |
|----------------------------|---------------------|-------------------------------------------------------------------------------|---------------------|-------------------------------------------------------------------------------|
| Number of axes             | 4,3,2 or 1          | 4,3,2 or 1                                                                    | 1                   | 1                                                                             |
| Number of chips            | 2 (CP and IO)       | 2 (CP and IO)                                                                 | 1 (CP)              | 1 (CP)                                                                        |
| Motor type                 | Stepping            | Brushed DC servo<br>Brushless DC servo<br>Stepping                            | Stepping            | Brushed DC servo<br>Brushless DC servo<br>Stepping                            |
| Output format              | Pulse and direction | Brushed single phase Sinusoidal commutation Microstepping Pulse and direction | Pulse and direction | Brushed single phase Sinusoidal commutation Microstepping Pulse and direction |
|                            | C                   | ommunication interfa                                                          | ce                  |                                                                               |
| Parallel                   | √                   | √                                                                             | √                   | √                                                                             |
| Asynchronous serial        | √                   | √                                                                             | √                   | √                                                                             |
| CAN 2.0B                   | √                   | √                                                                             | √                   | <b>√</b>                                                                      |
|                            |                     | Position input                                                                |                     |                                                                               |
| Incremental encoder input  | √                   | √                                                                             | √                   | √                                                                             |
| Parallel word device input | √                   | √                                                                             | √                   | √                                                                             |
| Index & Home signals       | √                   | √                                                                             | √                   | √                                                                             |
| Position capture           | √                   | √                                                                             | √                   | √                                                                             |
| Directional limit switches | √                   | √                                                                             | √                   | √                                                                             |
| -                          |                     | Motor command outpu                                                           | ıt                  |                                                                               |
| PWM output                 | -                   | √ -                                                                           | -                   | √                                                                             |
| Parallel DAC output        | -                   | <b>√</b>                                                                      | -                   | <b>√</b>                                                                      |
| SPI DAC output             | -                   | √                                                                             | -                   | ✓                                                                             |
| <u> </u>                   |                     | Trajectory generation                                                         |                     |                                                                               |
| Pulse & direction output   | ✓                   | √ √                                                                           | ✓                   | √                                                                             |
| Trapezoidal profiling      | <b>√</b>            | √                                                                             | 1                   | √                                                                             |
| S-curve profiling          | <b>√</b>            | √                                                                             | 1                   | √                                                                             |
| Velocity profiling         | <b>√</b>            | √                                                                             | ·                   | √                                                                             |
| Electronic gearing         | <b>√</b>            | √                                                                             | · 1                 | √                                                                             |
| On-the-fly changes         | <b>√</b>            | <b>√</b>                                                                      | √                   | <b>√</b>                                                                      |
|                            | <u> </u>            | Servo filter                                                                  |                     | <u> </u>                                                                      |
| PID position loop          | -                   | √                                                                             | -                   | √                                                                             |
| Dual encoder loop          | -                   | √                                                                             | -                   | √                                                                             |
| Derivative sampling time   | -                   | √                                                                             | -                   | √                                                                             |
| Feedforward (accel & vel)  | -                   | √                                                                             | -                   | <b>√</b>                                                                      |
| Dual bi-quad filter        | -                   | <b>√</b>                                                                      | -                   | <b>√</b>                                                                      |
|                            | 1                   | ·                                                                             | I .                 | •                                                                             |

|                               | MC55020 Series          |                    | MC55110                 | MC58110 |
|-------------------------------|-------------------------|--------------------|-------------------------|---------|
|                               |                         | Miscellaneous      |                         |         |
| Data<br>trace/diagnostics     | √                       | √                  | √                       | √       |
| Motion error detection        | <b>√</b> (with encoder) | √                  | <b>√</b> (with encoder) | √       |
| Axis settled indicator        | <b>√</b> (with encoder) | √                  | √ (with encoder)        | ✓       |
| Analog input                  | √                       | √                  | √                       | √       |
| Programmable bit output       | ✓                       | √                  | ✓                       | ✓       |
| Software-invertible signals   | √                       | √                  | √                       | √       |
| User-defined I/O              | √                       | √                  | √                       | √       |
| External RAM support          | √                       | √                  | √                       | √       |
| Multi-chip<br>synchronization | √                       | √                  | √                       | √       |
|                               | MC55120                 | MC58120            |                         |         |
| Chipset part                  | MC55220                 | MC58220            | MC55110                 | MC58110 |
| numbers                       | MC55320<br>MC55420      | MC58320<br>MC58420 |                         |         |
| Developer's Kit p/n's:        | DK55420                 | DK58420            | DK55110                 | DK58110 |

#### Introduction

This manual describes the operational characteristics of the MC55000 Series Motion Processors from PMD. These devices are members of PMD's third-generation motion processor family.

Each of these devices is a complete chip-based motion processor. They provide trajectory generation, related motion control functions and high-speed pulse and direction outputs. Together these products provide a software-compatible family of dedicated motion processors that can handle a large variety of system configurations.

Each of these chips utilize a similar architecture, consisting of a high-speed computation unit, along with an ASIC (Application Specific Integrated Circuit). The computation unit contains special onboard hardware that makes it well suited for the task of motion control.

Along with similar hardware architecture these chips also share most software commands, so that software written for one series may be re-used with another, even though the type of motor may be different.

#### **Family Summary**

MC55000 Series – These chipsets provide high-speed pulse and direction signals for step motor systems. For the MC55020 series two TQFP ICs are required: a 100-pin Input/Output (IO) chip, and a 144-pin Command Processor (CP) chip, while the MC55110 has all functions integrated into a single chip a 144-pin Command Processor (CP) chip.

MC58000 Series – This series outputs motor commands in Sign/Magnitude PWM or DAC-compatible format for use with DC-Brush motors or Brushless DC motors having external commutation; two-phase or three-phase sinusoidally commutated motor signals in PWM or DAC-compatible format for brushless servo motors; pulse and direction output for step motors; and two phase signals per axis in either PWM or DAC-compatible signals for microstepping motors.

For the MC58020 series two TQFP ICs are required: a 100-pin Input/Output (IO) chip, and a 144-pin Command Processor (CP) chip, while the MC58110 has all functions integrated into a single 144-pin CP chip.

#### 1.2 How to Order

When ordering a single-chip configuration, only the CP part number is necessary. For two-IC and multi-axis configurations, both the CP and the IO part numbers are required.



IO (2 chip configurations only)

MC500001O





### 2 Functional Characteristics

#### 2.1 Configurations, parameters, and performance

**Configuration** 4 axes (MC55420)

3 axes (MC55320) 2 axes (MC55220)

1 axis (MC55120 or MC55110)

Open loop (pulse generator is driven by trajectory generator output, encoder input used

for stall detection)

Communication modes 8/16 parallel 8 bit external parallel bus with 16 bit command word size

16/16 parallel 16 bit external parallel bus with 16 bit command word size

Point to point asynchronous serial Multi-drop asynchronous serial

CAN bus 2.0B, protocol co-exists with CANOpen

Serial port baud rate range

1,200 baud to 416,667 baud

Profile modes S-curve point-to-point Velocity, acceleration, jerk, and position parameters

Trapezoidal point-to-point Velocity, acceleration, deceleration, and position

parameters

Velocity-contouring Velocity, acceleration, and deceleration parameters

Electronic Gear Encoder or trajectory position of one axis used to drive

Electronic Gear Encoder or trajectory position of one axis used to drive a second axis. Master and slave axes and gear ratio

parameters

External All commanded profile parameters are generated by the

host and stored in external RAM

 Position range
 -2,147,483,648 to +2,147,483,647 steps

 Velocity range
 -32,768 to +32,767 steps per cycle

with a resolution of 1/65,536 steps per cycle

Acceleration and deceleration

ranges

0 to +32,767 steps per cycle<sup>2</sup>

with a resolution of 1/65,536 steps per cycle<sup>2</sup>

Jerk range 0 to ½ steps per cycle <sup>3</sup>

with a resolution of 1/4,294,967,296 steps per cycle <sup>3</sup>

Electronic gear ratio range Position error tracking with a resolution of 1/4,234,307,230 steps per cycle

-32,768 to +32,767 with a resolution of 1/65,536 (negative and positive direction)

Motion error window

Allows axis to be stopped upon exceeding programmable

windov

Tracking window Allows flag to be set if axis exceeds a programmable

position window

Axis settled Allows flag to be set if axis exceeds a programmable

position window for a programmable amount of time after

trajectory motion is compete

Motor output modes Step and Direction (4.98 Mpulses/sec maximum)

Maximum encoder rate Incremental (up to 10 Mcounts/sec)

Parallel-word (up to 160 Mcounts/sec)

**Parallel encoder word size** 16 bits

Parallel encoder read rate20 kHz (reads all axes every 50 μsec)Cycle timing range51.2 microseconds to 1.048576 seconds

*Minimum cycle time* 51.2 microseconds

*Limit switches* 2 per axis: one for each direction of travel

**Position-capture triggers** 2 per axis: index and home signals

Other digital signals (per axis) 1 AxisIn signal per axis, 1 AxisOut signal per axis

Software-invertable signals Encoder A, Encoder B, Index, Home, AxisIn, AxisOut, PositiveLimit, NegativeLimit

**Analog input** 8 10-bit analog inputs

User defined discrete I/O 256 16-bit wide user defined I/O

**RAM/external memory** 65,536 blocks of 32,768 16 bit words per block. Total accessible memory is

*support* 2,147,483,648 16 bit words

Trace modes one-time continuous

Maximum number of trace

variables

Number of traceable variables19Number of host instructions103

## 2.2 Physical characteristics and mounting dimensions

## 2.2.1 CP chip

All dimensions are in millimeters.



## 2.2.2 IO chip

All dimensions are in millimeters.



## 2.3 Environmental and electrical ratings

| Storage Temperature (T <sub>s</sub> )             | -65 °C to 150 °C  |
|---------------------------------------------------|-------------------|
| Operating Temperature: Standard (T <sub>a</sub> ) | -40 °C to 85 °C*  |
| Operating Temperature: Extended (T <sub>a</sub> ) | -40 °C to 125 °C* |
| Power Dissipation (Pa)                            | CP 445 mW         |
|                                                   | IO 110 mW         |
| Nominal Clock Frequency (Faik)                    | 40.0 MHz          |
| Supply Voltage limits (Vcc)                       | -0.3V to +4.6V    |
| Supply Voltage operating range (V∞)               | 3.0V to 3.6V      |

## 2.4 MC55110 System configuration – Single chip, 1 axis control

The following figure shows the principal control and data paths in an MC55110 system.



The shaded area shows the CPLD/FPGA that must be provided by the designer if parallel communication is required. A description and the necessary logic (in the form of schematics) of this device are detailed in section Parallel FPGA of this manual.

The CP chip is a self-contained motion processor. In addition to handling all system functions, the CP chip contains the profile generator, which calculates velocity, acceleration, and position values for a trajectory. Then the CP chip generates step and direction signals.

Optional axis position information returns to the motion processor in the form of encoder feedback using either the incremental encoder input signals, or via the bus as parallel word input.

The MC55110 can co-exist in a CANOpen network as a slave device. It is CAN 2.0B compliant.

#### 2.5 MC55020 System configuration – Two chip, 1 to 4 axis control

The following figure shows the principal control and data paths in an MC55020 system.



The IO chip contains the parallel host interface, the incremental encoder input along with pulse and direction motor output signals.

The CP chip contains the profile generator, which calculates velocity, acceleration, and position values for a trajectory and communicates the results to the IO chip for output.

Optional axis position information returns to the motion processor in the form of encoder feedback using either the incremental encoder input signals, or via the bus as parallel word input.

The MC55020 can co-exist in a CANOpen network as a slave device. It is CAN 2.0B compliant.

## 2.6 Peripheral device address mapping

Device addresses on the CP chip's external bus are memory-mapped to the following locations:

| Address | Device                    | Description                                                                                                  |
|---------|---------------------------|--------------------------------------------------------------------------------------------------------------|
| 0200h   | Serial port configuration | Contains the configuration data (transmission rate, parity, stop bits, etc) for the asynchronous serial port |
| 0400h   | CAN port configuration    | Contains the configuration data (baud rate and node ID) for the CAN controller                               |
| 0800h   | Parallel-word encoder     | Base address for parallel-word feedback devices                                                              |
| 1000h   | User-defined              | Base address for user-defined I/O devices                                                                    |
| 2000h   | RAM page pointer          | Page pointer to external memory                                                                              |
| 8000h   | Reserved                  |                                                                                                              |

## 3 Electrical Characteristics

## 3.1 DC characteristics

(V  $_{cc}$  and  $T_{a}$  per operating ratings,  $F_{clk}$  = 40.0 MHz)

| Symbol             | Parameter                                                                                                                                               | Minimum                                        | Maximum               | Conditions                                    |
|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|-----------------------|-----------------------------------------------|
| Vcc                | Supply Voltage                                                                                                                                          | 3.00 V                                         | 3.6 V                 |                                               |
| l <sub>dd</sub>    | Supply Current                                                                                                                                          |                                                | 135 mA CP<br>33 mA IO | open outputs                                  |
|                    | Input V                                                                                                                                                 | oltages                                        |                       |                                               |
| V <sub>ih</sub>    | Logic 1 input voltage                                                                                                                                   | 2.0 V                                          | V <sub>cc</sub>       | @CP                                           |
| Vil                | Logic 0 input voltage                                                                                                                                   |                                                | 0.8 V                 | @CP                                           |
|                    | Output \                                                                                                                                                | /oltages                                       |                       |                                               |
| V <sub>oh</sub>    | Logic 1 Output Voltage                                                                                                                                  | 2.4 V                                          |                       | -2 mA@CP                                      |
| Vol                | Logic 0 Output Voltage                                                                                                                                  |                                                | 0.4 V                 | 8 mA@CP                                       |
|                    | Otl                                                                                                                                                     | her                                            |                       |                                               |
| lout               | Tri-State output leakage current                                                                                                                        | -2 μΑ                                          | 2 μΑ                  | @CP<br>0 < V <sub>out</sub> < V <sub>cc</sub> |
| l <sub>in</sub>    | Input current                                                                                                                                           | -25 μΑ                                         | 25 μΑ                 | @CP<br>0 < V <sub>i</sub> < V <sub>cc</sub>   |
| I <sub>inclk</sub> | Input current, CPClk                                                                                                                                    | -25 μΑ                                         | 25 μΑ                 | $0 < V_i < V_{cc}$                            |
| Cio                | Input/Output capacitance                                                                                                                                | 2/3 pF                                         |                       | @CP typical                                   |
|                    | Analog                                                                                                                                                  | g Input                                        |                       |                                               |
| Zai                | Analog input source impedance                                                                                                                           | <u>, ,                                    </u> | 10Ω                   |                                               |
| E <sub>dnl</sub>   | Differential nonlinearity error. Difference between the step width and the ideal value.                                                                 | -1                                             | ±2 LSB                |                                               |
| E <sub>inl</sub>   | Integral nonlinearity error.  Maximum deviation from the best straight line through the ADC transfer characteristics, excluding the quantization error. |                                                | ±2 LSB                |                                               |

## 3.2 AC characteristics

See timing diagrams, Section 4, for *Tn* numbers. The symbol "~" indicates active low signal.

| Timing Interval        | Tn | Minimum  | Maximum         |
|------------------------|----|----------|-----------------|
| Clock Frequency (Fclk) |    | 4 MHz    | 40 MHz (note 1) |
| Clock Pulse Width      | T1 | 20 nsec  | 30 nsec         |
| Clock Period (note 3)  | T2 | 50 nsec  | 250 nsec        |
| Encoder Pulse Width    | T3 | 150 nsec |                 |
| Dwell Time Per State   | T4 | 75 nsec  |                 |

| Index Setup and Hold (relative to Quad A and Quad B low)         T5         0 nsec           ~HostSlct Hold Time         T6         0 nsec           ~HostSlct Setup Time         T7         0 nsec           HostCmd Setup Time         T8         0 nsec           HostCmd Hold Time         T9         0 nsec           Read Data Access Time         T10         25 nsec           Read Data Hold Time         T11         10 nsec           ~HostRead High to HI-Z Time         T12         20 nsec           HostRdy Delay Time         T13         100 nsec         150 nsec           ~HostWrite Pulse Width         T14         70 nsec           Write Data Delay Time         T15         25 nsec           Write Data Hold Time         T16         0 nsec | ming Interval                           | Tn     | Minimum  | Maximum  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|--------|----------|----------|
| ~HostSlct Hold Time         T6         0 nsec           ~HostSlct Setup Time         T7         0 nsec           HostCmd Setup Time         T8         0 nsec           HostCmd Hold Time         T9         0 nsec           Read Data Access Time         T10         25 nsec           Read Data Hold Time         T11         10 nsec           ~HostRead High to HI-Z Time         T12         20 nsec           HostRdy Delay Time         T13         100 nsec         150 nsec           ~HostWrite Pulse Width         T14         70 nsec           Write Data Delay Time         T15         25 nsec           Write Data Hold Time         T16         0 nsec                                                                                              |                                         | T5     | 0 nsec   |          |
| ~HostSlct Setup Time         T7         0 nsec           HostCmd Setup Time         T8         0 nsec           HostCmd Hold Time         T9         0 nsec           Read Data Access Time         T10         25 nsec           Read Data Hold Time         T11         10 nsec           ~HostRead High to HI-Z Time         T12         20 nsec           HostRdy Delay Time         T13         100 nsec         150 nsec           ~HostWrite Pulse Width         T14         70 nsec           Write Data Delay Time         T15         25 nsec           Write Data Hold Time         T16         0 nsec                                                                                                                                                      | /                                       | TC     | 0        |          |
| HostCmd Setup Time         T8         0 nsec           HostCmd Hold Time         T9         0 nsec           Read Data Access Time         T10         25 nsec           Read Data Hold Time         T11         10 nsec           ~HostRead High to HI-Z Time         T12         20 nsec           HostRdy Delay Time         T13         100 nsec         150 nsec           ~HostWrite Pulse Width         T14         70 nsec           Write Data Delay Time         T15         25 nsec           Write Data Hold Time         T16         0 nsec                                                                                                                                                                                                               |                                         |        |          |          |
| HostCmd Hold Time         T9         0 nsec           Read Data Access Time         T10         25 nsec           Read Data Hold Time         T11         10 nsec           ~HostRead High to HI-Z Time         T12         20 nsec           HostRdy Delay Time         T13         100 nsec         150 nsec           ~HostWrite Pulse Width         T14         70 nsec           Write Data Delay Time         T15         25 nsec           Write Data Hold Time         T16         0 nsec                                                                                                                                                                                                                                                                      |                                         |        | +        |          |
| Read Data Access Time         T10         25 nsec           Read Data Hold Time         T11         10 nsec           ~HostRead High to HI-Z Time         T12         20 nsec           HostRdy Delay Time         T13         100 nsec         150 nsec           ~HostWrite Pulse Width         T14         70 nsec           Write Data Delay Time         T15         25 nsec           Write Data Hold Time         T16         0 nsec                                                                                                                                                                                                                                                                                                                            |                                         |        |          |          |
| Read Data Hold Time         T11         10 nsec           ~HostRead High to HI-Z Time         T12         20 nsec           HostRdy Delay Time         T13         100 nsec         150 nsec           ~HostWrite Pulse Width         T14         70 nsec           Write Data Delay Time         T15         25 nsec           Write Data Hold Time         T16         0 nsec                                                                                                                                                                                                                                                                                                                                                                                        |                                         |        | U nsec   | 05       |
| ~HostRead High to HI-Z Time         T12         20 nsec           HostRdy Delay Time         T13         100 nsec         150 nsec           ~HostWrite Pulse Width         T14         70 nsec           Write Data Delay Time         T15         25 nsec           Write Data Hold Time         T16         0 nsec                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                         |        |          |          |
| HostRdy Delay Time         T13         100 nsec         150 nsec           ~HostWrite Pulse Width         T14         70 nsec           Write Data Delay Time         T15         25 nsec           Write Data Hold Time         T16         0 nsec                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                         |        |          |          |
| ~HostWrite Pulse Width         T14         70 nsec           Write Data Delay Time         T15         25 nsec           Write Data Hold Time         T16         0 nsec                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | <u> </u>                                |        | 100      |          |
| Write Data Delay TimeT1525 nsecWrite Data Hold TimeT160 nsec                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                         |        |          | 150 nsec |
| Write Data Hold Time T16 0 nsec                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                         |        | 70 nsec  |          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                         |        |          | 25 nsec  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                         |        |          |          |
| Read Recovery Time (note 2) T17 60 nsec                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                         |        |          |          |
| Write Recovery Time (note 2) T18 60 nsec                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | , , ,                                   |        |          |          |
| Read Pulse Width T19 70 nsec                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ead Pulse Width                         | 119    | 70 nsec  |          |
| External Memory Read Timing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | vtornal Mamory Boad Timing              |        |          |          |
| ClockOut low to control valid T20 4 nsec                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                         | T20    |          | 1 nsoc   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                         |        |          |          |
| ClockOut low to address valid T21 8 nsec  Address valid to ~ReadEnable low T22 31 nsec                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                         |        | 21 220   | o risec  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                         |        | 31 11500 | E noon   |
| ClockOut high to ~ReadEnable low T23 5 nsec  Data access time from Address valid T24 40 nsec                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | <u> </u>                                |        |          |          |
| -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                         |        |          |          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                         |        | 0 222    | 31 fisec |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                         |        | UTISEC   | E noon   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                         |        | 0        | 5 fisec  |
| Address hold time after ClockOut low T28 2 nsec  ClockOut low to Strobe low T29 5 nsec                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                         |        | Z fisec  | E noon   |
| -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                         |        |          |          |
| ClockOut low to Strobe high T30 6 nsec  W/~R low to R/~W rising delay time T31 5 nsec                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Ţ                                       |        |          |          |
| W/~R low to R/~W rising delay time T31 5 nsec                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | /~R low to R/~W rising delay time       | 131    |          | 5 fisec  |
| External Memory Write Timing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | kternal Memory Write Timing             |        |          |          |
| ClockOut high to control valid T32 4 nsec                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                         | T32    |          | 4 nsec   |
| ClockOut high to address valid T33 10 nsec                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                         | T33    |          | 10 nsec  |
| Address valid to ~WriteEnable low T34 29 nsec                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | <u> </u>                                | T34    | 29 nsec  |          |
| ClockOut low to ~WriteEnable low T35 6 nsec                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ockOut low to ~WriteEnable low          | T35    |          | 6 nsec   |
| Data setup time before ~WriteEnable high T36 33 nsec                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ata setup time before ~WriteEnable high | T36    | 33 nsec  |          |
| Data bus driven from ClockOut low T37 -3 nsec                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                         | T37    | -3 nsec  |          |
| Data hold time T38 2 nsec                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ata hold time                           | T38    |          |          |
| ClockOut high to control inactive T39 5 nsec                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ockOut high to control inactive         | T39    |          | 5 nsec   |
| Address hold time after ClockOut low T40 -5 nsec                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                         | T40    | -5 nsec  |          |
| ClockOut low to Strobe low T41 6 nsec                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ockOut low to Strobe low                | T41    |          | 6 nsec   |
| ClockOut low to Strobe high T42 6 nsec                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ockOut low to Strobe high               | T42    |          |          |
| R/~W low to W/~R rising delay time T43 5 nsec                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | <u>-</u>                                | T43    |          | 5 nsec   |
| ClockOut high to control valid T44 6 nsec                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ockOut high to control valid            | T44    |          | 6 nsec   |
| Parinhard Pavice Read Timing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | avinhaval Davias Dac d Timing           |        |          |          |
| Peripheral Device Read Timing         T22-45         56 nsec           Address valid to ~ReadEnable low         T22-45         56 nsec                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ·                                       | T22 45 | 56 pccc  |          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                         |        | JO TISEC | GE noon  |
| Data access time from Address valid T24-46 65 nsec                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                         |        |          |          |
| Data access time from ~ReadEnable low T25-47 56 nsec                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ata access time from ~ReadEnable low    | 125-47 |          | DO FISEC |

| Timing Interval                          | Tn     | Minimum | Maximum |
|------------------------------------------|--------|---------|---------|
| Peripheral Device Write Timing           |        |         |         |
| Address valid to ~WriteEnable low        | T34-48 | 54 nsec |         |
| Data setup time before ~WriteEnable high | T36-49 | 58 nsec |         |
|                                          |        |         |         |
| Device Ready/ Outputs Initialized        | T57    |         | 1 msec  |

Note 2 For 8/16 interface modes only.

Note 3 The clock low/high split has an allowable range of 40-60%.

## 4 I/O Timing Diagrams

For the values of *Tn*, please refer to the table in Section 3.2.

## 4.1 Clock



## 4.2 Quadrature encoder input



## 4.3 Reset



## 4.4 Host interface, 8/16 mode

### 4.4.1 Instruction write, 8/16 mode



Note: If setup and hold times are met, ~HostSlct and HostCmd may be de-asserted at this point.

#### 4.4.2 Data write, 8/16 mode



Note: If setup and hold times are met,  $\sim$ HostSlct and HostCmd may be de-asserted at this point.

### 4.4.3 Data read, 8/16 mode



Note: If setup and hold times are met,  $\sim$ HostSlct and HostCmd may be de-asserted at this point.

### 4.4.4 Status read, 8/16 mode



## 4.5 Host interface, 16/16 mode

#### 4.5.1 Instruction write, 16/16 mode



#### 4.5.2 Data write, 16/16 mode



## 4.5.3 Data read, 16/16 mode



#### 4.5.4 Status read, 16/16 mode



## 4.6 External memory timing

## 4.6.1 External memory read

Note: PMD recommends using memory with an access time no greater than 15 nsec.



## 4.6.2 External memory write



## 4.7 Peripheral device timing

## 4.7.1 Peripheral device read



## 4.7.2 Peripheral device write



## **5 Pinouts and Pin Descriptions**

### 5.1 Pinouts for the MC55110



## 5.1.1 MC55110 CP chip pin description

CP

| Pin Name and number |     | Direction | Description                                                                                                                                                                                                                                                                                                                                |  |
|---------------------|-----|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| ~Reset              | 133 | input     | This is the master reset signal. When brought <i>low</i> , this pin resets the chipset to its initial conditions.                                                                                                                                                                                                                          |  |
| ~WriteEnable        | 89  | output    | This signal is the write-enable strobe. When <i>low</i> , this signal indicates that data is being written to the bus.                                                                                                                                                                                                                     |  |
| ~ReadEnable         | 93  | output    | This signal is the read-enable strobe. When <i>low</i> , this signal indicates that data is being read from the bus.                                                                                                                                                                                                                       |  |
| ~Strobe             | 96  | output    | This signal is <i>low</i> when the data and address are valid during CP communications. If the parallel interface is used, this pin should be connect to the PLD/FPGA IO chip signal CPStrobe.                                                                                                                                             |  |
| R/~W                | 92  | output    | This signal is <i>high</i> when the CP chip is performing a read, and <i>low</i> when it is performing a write. If the parallel interface is used, this pin should be connected to the PLD/FPGA IO chip signal CPR/~W.                                                                                                                     |  |
| W/~R                | 19  | output    | This signal is the inverse of R/~W; it is <i>high</i> when R/~W is low, and vice versa. For some decode circuits and devices this is more convenient than R/~W.                                                                                                                                                                            |  |
| Ready               | 120 | input     | Ready can be pulled low to add wait states for external accesses. Ready indicates that an external device is prepared for a bus transaction to be completed. If the device is not ready, it pulls the Ready pin <i>low</i> . The motion processor then waits one cycle and checks Ready again.                                             |  |
|                     |     |           | This signal can be left unconnected if it is not used.                                                                                                                                                                                                                                                                                     |  |
| ~PeriphSlct         | 82  | output    | This signal is <i>low</i> when peripheral devices on the data bus are being addressed. If the parallel interface is used, this pin should be connected to the PLD/FPGA IO chip signal CPPeriphSlct.                                                                                                                                        |  |
| ~RAMSlct            | 87  | output    | This signal is <i>low</i> when external memory is being accessed.                                                                                                                                                                                                                                                                          |  |
| SrlXmt              | 25  | output    | This pin outputs serial data from the asynchronous serial port.                                                                                                                                                                                                                                                                            |  |
| SrlRcv              | 26  | input     | This pin inputs serial data to the asynchronous serial port.                                                                                                                                                                                                                                                                               |  |
| CANXmt<br>SrlEnable | 72  | output    | When the CAN host interface is used, this pin transmits serial data to the CAN transceiver.  When the multi-drop serial interface is used, this pin sets the serial port enable line and the CANXmt function is not available. SrlEnable is <i>high</i> during transmission for the multi-drop protocol and <i>low</i> at all other times. |  |
| CANRcv              | 70  | output    | This pin receives serial data from the CAN transceiver.                                                                                                                                                                                                                                                                                    |  |
| SPIClock            | 35  | output    | This pin is the clock signal used for strobing synchronous serial data to the serial DAC(s). This signal is only active when SPI data is being transmitted.                                                                                                                                                                                |  |
| SPIXmt              | 30  | output    | This pin transmits synchronous serial data to the serial DAC(s).                                                                                                                                                                                                                                                                           |  |
| IOInterrupt         | 23  | input     | This interrupt signal is used for IO to CP communication. If the parallel interface is used, this pin should be connected to the PLD/FPGA IO chip signal CPInterrupt.  This signal can be left unconnected if it is not used.                                                                                                              |  |
| MasterClkIn         | 123 | input     | This is the clock signal for the Motion Processor. It is driven at a nominal 20MHz.                                                                                                                                                                                                                                                        |  |
| ClockOut            | 73  | output    | This signal is the reference output clock. Its frequency is twice the frequency of the input clock (which is normally 20MHz) resulting in a nominal output frequency of 40MHz.                                                                                                                                                             |  |

| Pin Name and                                                                                                 | numhar                                                                                            | Direction      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|--------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                              |                                                                                                   |                | •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Addr0 Addr1 Addr2 Addr3 Addr4 Addr5 Addr6 Addr7 Addr8 Addr9 Addr10 Addr11 Addr12 Addr13 Addr14 Addr14 Addr15 | 80<br>78<br>74<br>71<br>68<br>64<br>61<br>57<br>53<br>51<br>48<br>45<br>43<br>39<br>34<br>31      | output         | Multi-purpose address lines. These pins comprise the CP chip's external address bus, used to select devices for communication over the data bus. If the parallel interface is used, pins Addr0, Addr1, and Addr15 should be connected to the PLD/FPGA IO chip signals CPAddr0, CPAddr1 and CPAddr15. They are used to communicate between the CP and IO chips.  Other address pins may be used for DAC output, parallel word input, or user-defined I/O operations. See the User's Guide for a complete memory map. |
| Data0 Data1 Data2 Data3 Data4 Data5 Data6 Data7 Data8 Data9 Data10 Data11 Data12 Data13 Data14 Data14 Data15 | 127<br>130<br>132<br>134<br>136<br>138<br>143<br>5<br>9<br>13<br>15<br>17<br>20<br>22<br>24<br>27 | bi-directional | Multi-purpose data lines. These pins comprise the CP chip's external data bus, used for all communications with peripheral devices such as external memory or DACs. They may also be used for parallel-word input and for user-defined I/O operations.  If the parallel interface is used, these pins should be connected to the PLD/FPGA IO chip signals CPData0-15.                                                                                                                                               |
| AnalogVcc                                                                                                    | 116                                                                                               | input          | Analog input Vcc. This pin should be connected to the analog input supply voltage, which must be in the range $3.0$ - $3.6$ V.  If the analog input circuitry is not used, this pin should be tied to $V_{cc}$ .                                                                                                                                                                                                                                                                                                    |
| AnalogRefHigh                                                                                                | 115                                                                                               | input          | Analog high voltage reference for A/D input. The allowed range is AnalogRefLow to AnalogVcc. If the analog input circuitry is not used, this pin should be tied to $V_{cc}$ .                                                                                                                                                                                                                                                                                                                                       |
| AnalogRefLow                                                                                                 | 114                                                                                               | input          | Analog low voltage reference for A/D input. The allowed range is AnalogGND to AnalogRefHigh.  If the analog input circuitry is not used, this pin should be tied to GND.                                                                                                                                                                                                                                                                                                                                            |
| AnalogGND                                                                                                    | 117                                                                                               | input          | Analog input ground. This pin should be connected to the analog input power supply return.  If the analog input circuitry is not used, this pin should be tied to GND.                                                                                                                                                                                                                                                                                                                                              |
| Analog0<br>Analog1<br>Analog2<br>Analog3<br>Analog4<br>Analog5<br>Analog6<br>Analog7                         | 112<br>113<br>110<br>111<br>107<br>109<br>105<br>108                                              | input          | These signals provide general-purpose analog voltage levels which are sampled by an internal A/D converter. The A/D resolution is 10 bits.  The allowed signal input range is AnalogRefLow to AnalogRefHigh.  Any unused pins should be tied to AnalogGND.  If the analog input circuitry is not used, these pins should be tied to GND.                                                                                                                                                                            |

| Pin Name and number               |                | Direction | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
|-----------------------------------|----------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| PosLim1                           | 46             | input     | This signal provides input from the positive-side (forward) travel limit switch. On power-up or after reset this signal defaults to active <i>low</i> interpretation, but the interpretation can be set to active <i>high</i> interpretation using the <b>SetSignalSense</b> instruction.  If this pin is not used it may be left unconnected.                                                                                                                                                                                                                                                                                                       |  |  |
| NegLim1                           | 38             | input     | This signal provides input from the negative-side (reverse) travel limit switch. On power-up or after reset this signal defaults to active <i>low</i> interpretation, but the interpretation can be set to active <i>high</i> interpretation using the SetSignalSense instruction.  If this pin is not used it may be left unconnected.                                                                                                                                                                                                                                                                                                              |  |  |
| AxisOut1                          | 32             | output    | This pin can be programmed to track the state of any bit in the status registers.  If this pin is not used it may be left unconnected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| AxisIn1                           | 16             | input     | This pin is a general-purpose input that can also be used as a breakpoint input.  If this pin is not used it may be left unconnected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| Pulse1                            | 56             | output    | This pin provides the pulse (step) signal to the motor. A step occurs when the signal transitions from a <i>high</i> to a <i>low</i> state. This default behavior can be changed to a <i>low</i> to <i>high</i> state transition using the command <b>SetSignalSense</b> . If this pin is not used it may be left unconnected.                                                                                                                                                                                                                                                                                                                       |  |  |
| Direction1                        | 54             | output    | This pin indicates the direction of motion and works in conjunction with the pulse signal. A <i>high</i> level on this signal indicates a positive direction move and a <i>low</i> level indicates a negative direction move.                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| AtRest1                           | 52             | output    | This signal indicates that the axis is at rest and the step motor can be switched to low power or standby mode. A <i>high</i> level on this signal indicates the axis is at rest while a <i>low</i> signal indicates the axis is in motion.                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| QuadA1<br>QuadB1                  | 83<br>79       | input     | These pins should be connected to the A and B quadrature signals from the incremental encoder. When the axis is moving in the positive (forward) direction, signal A leads signal B by 90°.  The theoretical maximum encoder pulse rate is 5.1 MHz. Actual maximum rate will vary, depending on signal noise.  NOTE: Many encoders require a pull-up resistor on each signal to establish a proper high signal. Check your encoder's electrical specification.  If these pins are not used they may be left unconnected.                                                                                                                             |  |  |
| ~Home1                            | 75             | input     | This pin provides the home signal, a general-purpose input to the position capture mechanism. A valid home signal is recognized by the motion processor when ~Home transitions from <i>high</i> to <i>low</i> .  If this pin is not used it may be left unconnected.                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| QuadAuxA1<br>QuadAuxB1<br>~Index1 | 88<br>81<br>69 | input     | If index capture is required, the encoder A and B signals connected to QuadA1 and QuadB1 signals must also be connected to QuadAuxA1 and QuadAuxB1.  The index pin should be connected to the index signal from the incremental encoder. A valid index pulse is recognized by the motion processor when this signal transitions from <i>high</i> to <i>low</i> .  If these pins are not used they may be left unconnected.  WARNING! There is no internal gating of the index signal with the encoder A and B inputs. This must be performed externally if desired. Refer to the Application Notes section at the end of this manual for an example. |  |  |

| Pin Name and number |                                                                                                                                      | Direction    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ParallelEnable      | 8                                                                                                                                    | input        | This signal enables/disables the parallel communication with the host. If this signal is tied <i>high</i> , the parallel interface is enabled. If this signal is tied <i>low</i> the parallel interface is disabled. Contact PMD for more information on parallel communication.                                                                                                                                                                                                                                                                                       |
|                     |                                                                                                                                      |              | WARNING! This signal should only be tied high if an external logic device that implements the parallel communication logic is included in the design.                                                                                                                                                                                                                                                                                                                                                                                                                  |
| ~HostInterrupt      | 131                                                                                                                                  | output       | When <i>low</i> , this signal causes an interrupt to be sent to the host processor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Synch               | 21                                                                                                                                   | input/output | This pin is the synchronization signal. In the disabled mode, the pin is configured as an input and is not used. In the master mode, the pin outputs a synchronization pulse that can be used by slave nodes or other devices to synchronize with the internal chip cycle of the master node. In the slave mode, the pin is configured as an input and should be connected to the Synch pin on the master node. A pulse on the pin synchronizes the internal chip cycle to the signal provided by the master node. If this pin is not used it may be left unconnected. |
| OscFilter1          | 11                                                                                                                                   |              | These signals connect to the external oscillator filter circuitry. Section 5.3 shows                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| OscFilter2          | 10                                                                                                                                   |              | the required filter circuitry.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| V <sub>cc5</sub>    | 58                                                                                                                                   |              | This signal can optionally be tied to a 5V logic supply, which is required for reprogramming the chipset firmware.                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Vssf                | 12                                                                                                                                   |              | This signal must be tied to pin 28 using a bypass capacitor. A ceramic capacitor with a value between 0.1µF and 0.01µF should be used.                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| V <sub>cc</sub>     | 4, 29, 42, 50, 67, 77,<br>86, 95, 122, 129, 141                                                                                      |              | CP digital supply voltage. All of these pins must be connected to the supply voltage. $V_{cc}$ must be in the range $3.0-3.6~V$ .                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| GND                 | 3, 28, 41, 49, 66, 76,<br>85, 94, 125, 128, 140                                                                                      |              | CP digital supply ground. All of these pins must be connected to the digital power supply return.                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| AGND                | 98, 99, 100, 101, 102,                                                                                                               |              | These signals must be tied to AnalogGND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                     | 103, 104, 106                                                                                                                        |              | If the analog input circuitry is not used, these pins must be tied to GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| No connection       | 1, 2, 6, 7, 14, 18, 33, 36, 37, 40, 44, 47, 55, 59, 60, 62, 63, 65, 84, 90, 91, 97, 118, 119, 121, 124, 126, 135, 137, 139, 142, 144 |              | These signals must be left unconnected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

#### 5.2 Pinouts for the MC55420



## 5.2.1 MC55020 IO chip pin description

10

| Pin Name and                   | l Number       | Direction | Description                                                                                                                                                                                                                                              |
|--------------------------------|----------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HostCmd                        | 81             | input     | This signal is asserted <i>high</i> to write a host instruction to the motion processor, or to read the status of the HostRdy and HostInterrupt signals. It is asserted <i>low</i> to read or write a data word.                                         |
| HostRdy                        | 8              | output    | This signal is used to synchronize communication between the motion processor and the host. HostRdy (HostReady) will go <i>low</i> indicating host port busy at the end of a read or write operation according to the interface mode in use, as follows: |
|                                |                |           | Interface Mode HostRdy goes low                                                                                                                                                                                                                          |
|                                |                |           | 8/16 after the second byte of the instruction word after the second byte of each data word is transferred                                                                                                                                                |
|                                |                |           | 16/16 after the 16-bit instruction word after each 16-bit data word                                                                                                                                                                                      |
|                                |                |           | HostRdy will go <i>high</i> , indicating that the host port is ready to transmit,                                                                                                                                                                        |
|                                |                |           | when the last transmission has been processed. All host port communications must be made with HostRdy high (ready).                                                                                                                                      |
|                                |                |           | A typical busy-to-ready cycle is 10 microseconds, but can be substantially longer, up to 50 microseconds.                                                                                                                                                |
| ~HostRead                      | 92             | input     | When ~HostRead is <i>low</i> , a data word is read from the motion processor.                                                                                                                                                                            |
| ~HostWrite                     | 100            | input     | When ~HostWrite is <i>low</i> , a data word is written to the motion processor.                                                                                                                                                                          |
| ~HostSlct                      | 94             | input     | When ~HostSlct is <i>low</i> , the host port is selected for reading or writing operations.                                                                                                                                                              |
| CPInterrupt                    | 77             | output    | IO chip to CP chip interrupt. It should be connected to CP chip pin 23, lOInterrupt.                                                                                                                                                                     |
| CPR/~W                         | 53             | input     | This signal is <i>high</i> when the CP chip is reading data from the IO chip, and <i>low</i> when it is writing data. It should be connected to CP chip pin 92, R/~W.                                                                                    |
| CPStrobe                       | 54             | input     | This signal goes <i>low</i> when the data and address become valid during motion processor communication with peripheral devices on the data bus, such as external memory or a DAC. It should be connected to CP chip pin 96, ~Strobe.                   |
| CPPeriphSlct                   | 52             | input     | This signal goes <i>low</i> when a peripheral device on the data bus is being addressed. It should be connected to CP chip pin 82, ~PeriphSlct.                                                                                                          |
| CPAddr0<br>CPAddr1<br>CPAddr15 | 41<br>43<br>50 | input     | These signals are <i>high</i> when the CP chip is communicating with the IO chip (as distinguished from any other device on the data bus). They should be connected to CP chip pins 80 (Addr0), 78 (Addr1), and 31 (Addr15).                             |
| MasterClkIn                    | 89             | input     | This is the master clock signal for the motion processor. It is driven at a nominal 40 MHz                                                                                                                                                               |
| CPClock                        | 24             | output    | This signal provides the clock pulse for the CP chip. Its frequency is half that of MasterClkln (pin 89), or 20 MHz nominal. It is connected directly to the CP chip IOClock signal (pin 123).                                                           |
| HostMode0<br>HostMode1         | 5<br>91        | input     | These two signals determine the host communications mode, as follows:  HostMode1 HostMode0  0 16/16 parallel (16-bit bus, 16-bit instruction)                                                                                                            |
|                                |                |           | 1 not used 1 8/16 parallel (8-bit bus, 16-bit instruction) 1 Parallel disabled                                                                                                                                                                           |

| Pin Name and Number                                                                                                                                                                                  |                                                                                              | Direction                    | Description                                                                                                                                                                                                                                                                                                                                                                                                                            |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HostData0<br>HostData1<br>HostData2<br>HostData3<br>HostData4<br>HostData5<br>HostData6<br>HostData7<br>HostData8<br>HostData9<br>HostData10<br>HostData11<br>HostData12<br>HostData13<br>HostData14 | 12<br>10<br>99<br>98<br>1<br>11<br>97<br>95<br>76<br>74<br>73<br>75<br>2                     | bi-directional,<br>tri-state | These signals transmit data between the host and the motion processor through the parallel port. Transmission is mediated by the control signals ~HostSelect, ~HostWrite, ~HostRead and HostCmd.  In 16-bit mode, all 16 bits are used (HostData0-15). In 8-bit mode, only the low-order 8 bits of data are used (HostData0-7). The HostMode0 and HostMode1 signals select the communication mode this port operates in.               |
| HostData15  CPData0  CPData1  CPData2  CPData3  CPData4  CPData5  CPData6  CPData7  CPData8  CPData9  CPData10  CPData11  CPData12  CPData12  CPData13  CPData13  CPData13  CPData14  CPData15       | 38<br>36<br>35<br>32<br>31<br>37<br>42<br>39<br>18<br>14<br>71<br>13<br>70<br>15<br>69<br>68 | bi-directional               | These signals transmit data between the IO chip and pins Data0-15 of the CP chip.                                                                                                                                                                                                                                                                                                                                                      |
| Pulse1<br>Pulse2<br>Pulse3<br>Pulse4                                                                                                                                                                 | 21<br>85<br>20<br>79                                                                         | output                       | These pins provide the pulse (step) signal to the motor. This signal is always a square wave, regardless of the pulse rate. A step occurs when the signal transitions from a high state to a low state. This default behavior can be changed to a low to high state transition using the command SetSignalSense.  The number of available axes determines which of these signals are valid. Invalid axis pins may be left unconnected. |
| Direction1 Direction2 Direction3 Direction4                                                                                                                                                          | 61<br>60<br>59<br>26                                                                         | output                       | These pins indicate the direction of motion and work in conjunction with the pulse signal. A high level on this signal indicates a positive direction move and a low level indicates a negative direction move.  The number of available axes determines which of these signals are valid. Invalid axis pins may be left unconnected.                                                                                                  |
| AtRest1<br>AtRest2<br>AtRest3<br>AtRest4                                                                                                                                                             | 23<br>86<br>63<br>80                                                                         | output                       | The AtRest signal indicates the axis is at rest and the step motor can be switched to low power or standby. A high level on this signal indicates the axis is at rest. A low signal indicates the axis is in motion.  The number of available axes determines which of these signals are valid. Invalid axis pins may be left unconnected.                                                                                             |

| Pin Name and Number Direction                                                          |                                              | Direction | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|----------------------------------------------------------------------------------------|----------------------------------------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| QuadA1<br>QuadB1<br>QuadA2<br>QuadB2<br>QuadA3<br>QuadB3<br>QuadB4<br>QuadA4<br>QuadB4 | 47<br>25<br>48<br>44<br>33<br>51<br>30<br>58 | input     | These pins provide the A and B quadrature signals for the incremental encoder for each axis. When the axis is moving in the positive (forward) direction, signal A leads signal B by 90°.  The theoretical maximum encoder pulse rate is 10.2 MHz. Actual maximum rate will vary, depending on signal noise.  NOTE: Many encoders require a pull-up resistor on each signal to establish a proper high signal. Check your encoder's electrical specification.  The number of available axes determines which of these signals are valid. |
|                                                                                        |                                              |           | WARNING! If a valid axis pin is not used, its signal should be tied high.                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                                                                        |                                              |           | Invalid axis pins may be left unconnected or connected to ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| ~Index1<br>~Index2<br>~Index3<br>~Index4                                               | 49<br>93<br>83<br>28                         | input     | These pins provide the Index quadrature signals for the incremental encoders. A valid index pulse is recognized by the chipset when ~Index, A, and B are all <i>low</i> .  The number of available axes determines which of these signals are valid.                                                                                                                                                                                                                                                                                     |
|                                                                                        |                                              |           | WARNING! If a valid axis pin is not used, its signal should be tied high.                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| ~Home1<br>~Home2<br>~Home3<br>~Home4                                                   | 82<br>29<br>88<br>45                         | input     | Invalid axis pins may be left unconnected or connected to ground. These pins provide the Home signals, general-purpose inputs to the position-capture mechanism. A valid Home signal is recognized by the chipset when ~Homen goes <i>low</i> . These signals are similar to ~Index, but are not gated by the A and B encoder channels. The number of available axes determines which of these signals are valid.                                                                                                                        |
|                                                                                        |                                              |           | WARNING! If a valid axis pin is not used, its signal should be tied high.                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                                                                        |                                              |           | Invalid axis pins may be left unconnected or connected to ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Vcc                                                                                    | 16, 17, 40, 65, 66, 67,<br>90                |           | All of these pins must be connected to the IO chip digital supply voltage, which should be in the range 3.0 to 3.6 V.                                                                                                                                                                                                                                                                                                                                                                                                                    |
| GND                                                                                    | 4, 9, 22, 34, 46, 57, 64, 72, 84, 96         |           | IO chip ground. All of these pins must be connected to the digital power supply return.                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Not connected                                                                          | 19, 27, 55, 56, 62, 78,<br>87                |           | These pins must be left unconnected (floating).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

## 5.2.2 MC55020 CP chip pin description

СР

| Pin Name and number |     | Direction | Description                                                                                                                                                                                                                                                                                                                                            |  |
|---------------------|-----|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| ~Reset              | 133 | input     | This is the master reset signal. When brought <i>low</i> , this pin resets the chipset to its initial conditions.                                                                                                                                                                                                                                      |  |
| ~WriteEnable        | 89  | output    | This signal is the write-enable strobe. When <i>low</i> , this signal indicates that data is being written to the bus.                                                                                                                                                                                                                                 |  |
| ~ReadEnable         | 93  | output    | This signal is the read-enable strobe. When <i>low</i> , this signal indicates that data is being read from the bus.                                                                                                                                                                                                                                   |  |
| ~Strobe             | 96  | output    | This signal is <i>low</i> when the data and address are valid during CP communications. It should be connected to IO chip pin 54, CPStrobe.                                                                                                                                                                                                            |  |
| R/~W                | 92  | output    | This signal is <i>high</i> when the CP chip is performing a read, and <i>low</i> when it is performing a write. It should be connected to IO chip pin 53, CPR/~W.                                                                                                                                                                                      |  |
| W/~R                | 19  | output    | This signal is the inverse of R/-W; it is <i>high</i> when R/-W is low, and vice versa. For some decode circuits and devices this is more convenient than R/-W.                                                                                                                                                                                        |  |
| Ready               | 120 | input     | Ready can be pulled low to add wait states for external accesses. Ready indicates that an external device is prepared for a bus transaction to be completed. If the device is not ready, it pulls the Ready pin <i>low</i> . The motion processor then waits one cycle and checks Ready again.  This signal can be left unconnected if it is not used. |  |
| ~PeriphSlct         | 82  | output    | This signal is <i>low</i> when peripheral devices on the data bus are being addressed. It should be connected to IO chip pin 52, CPPeriphSlct.                                                                                                                                                                                                         |  |
| ~RAMSIct            | 87  | output    | This signal is <i>low</i> when external memory is being accessed.                                                                                                                                                                                                                                                                                      |  |
| SrlXmt              | 25  | output    | This pin outputs serial data from the asynchronous serial port.                                                                                                                                                                                                                                                                                        |  |
| SrlRcv              | 26  | input     | This pin inputs serial data to the asynchronous serial port.                                                                                                                                                                                                                                                                                           |  |
| CANXmt<br>SrlEnable | 72  | output    | When the CAN host interface is used, this pin transmits serial data to the CAN transceiver.  When the multi-drop serial interface is used, this pin sets the serial port enable line and the CANXmt function is not available. SrlEnable is <i>high</i> during transmission for the multi-drop protocol and <i>low</i> at all other times.             |  |
| CANRcv              | 70  | output    | This pin receives serial data from the CAN transceiver.                                                                                                                                                                                                                                                                                                |  |
| SPIClock            | 35  | output    | This pin is the clock signal used for strobing synchronous serial data to the serial DAC(s). This signal is only active when SPI data is being transmitted.                                                                                                                                                                                            |  |
| SPIXmt              | 30  | output    | This pin transmits synchronous serial data to the serial DAC(s).                                                                                                                                                                                                                                                                                       |  |
| IOInterrupt         | 23  | input     | This interrupt signal is used for IO to CP communication. It should be connected to IO chip pin 77, CPInterrupt.                                                                                                                                                                                                                                       |  |
| IOClock             | 123 | input     | This is the CP chip clock signal. It should be connected to IO chip pin 24, CPClock.                                                                                                                                                                                                                                                                   |  |
| ClockOut            | 73  | output    | This signal is the reference output clock. Its frequency is the same as the MasterClkIn signal to the IO chip, nominally 40MHz.                                                                                                                                                                                                                        |  |

| Pin Name and number |            | Direction      | Description                                                                                                                                                  |  |  |
|---------------------|------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Addr0 80            |            | output         | Multi-purpose Address lines. These pins comprise the CP chip's external address                                                                              |  |  |
| Addr1<br>Addr2      | 78<br>74   | output         | bus, used to select devices for communication over the data bus. Addr0, Addr1, and Addr15 are connected to the corresponding CPAddr pins on the IO chip, and |  |  |
| Addr3<br>Addr4      | 71<br>68   |                | are used to communicate between the CP and IO chips.                                                                                                         |  |  |
| Addr5               | 64         |                | Other address pins may be used for DAC output, parallel word input, or user-                                                                                 |  |  |
| Addr6               | 61         |                | defined I/O operations. See the User's Guide for a complete memory map.                                                                                      |  |  |
| Addr7               | 57         |                |                                                                                                                                                              |  |  |
| Addr8               | 53         |                |                                                                                                                                                              |  |  |
| Addr9<br>Addr10     | 51<br>48   |                |                                                                                                                                                              |  |  |
| Addr11              | 45         |                |                                                                                                                                                              |  |  |
| Addr12              | 43         |                |                                                                                                                                                              |  |  |
| Addr13              | 39         |                |                                                                                                                                                              |  |  |
| Addr14              | 34         |                |                                                                                                                                                              |  |  |
| Addr15              | 31         |                |                                                                                                                                                              |  |  |
| Data0               | 127        | bi-directional | Multi-purpose data lines. These pins comprise the CP chip's external data bus,                                                                               |  |  |
| Data1<br>Data2      | 130<br>132 |                | used for all communications with the IO chip and peripheral devices such as                                                                                  |  |  |
| Data3               | 134        |                | external memory or DACs. They may also be used for parallel-word input and                                                                                   |  |  |
| Data4               | 136        |                | for user-defined I/O operations.                                                                                                                             |  |  |
| Data5               | 138        |                |                                                                                                                                                              |  |  |
| Data6               | 143        |                |                                                                                                                                                              |  |  |
| Data7               | 5          |                |                                                                                                                                                              |  |  |
| Data8<br>Data9      | 9<br>13    |                |                                                                                                                                                              |  |  |
| Data10              | 15         |                |                                                                                                                                                              |  |  |
| Data11              | 17         |                |                                                                                                                                                              |  |  |
| Data12              | 20         |                |                                                                                                                                                              |  |  |
| Data13              | 22         |                |                                                                                                                                                              |  |  |
| Data14              | 24<br>27   |                |                                                                                                                                                              |  |  |
| Data15 AnalogVcc    | 116        | input          | Analog input Vcc. This pin should be connected to the analog input supply                                                                                    |  |  |
| Analogvec           | 110        | input          | voltage, which must be in the range 3.0-3.6 V.                                                                                                               |  |  |
|                     |            |                | If the analog input circuitry is not used, this pin should be tied to $V_{cc}$ .                                                                             |  |  |
| AnalogRefHigh       | 115        | inaut          | Analog high voltage reference for A/D input. The allowed range is AnalogRefLow                                                                               |  |  |
| Analogiteiriigii    | 113        | input          | to AnalogVcc.                                                                                                                                                |  |  |
|                     |            |                | If the analog input circuitry is not used, this pin should be tied to $V_{cc}$ .                                                                             |  |  |
| AnalogRefLow        | 114        | input          | Analog low voltage reference for A/D input. The allowed range is AnalogGND to AnalogRefHigh.                                                                 |  |  |
|                     |            |                | If the analog input circuitry is not used, this pin should be tied to GND.                                                                                   |  |  |
| AnalogGND           | 117        | input          | Analog input ground. This pin should be connected to the analog input power                                                                                  |  |  |
| Analogono           | ' ' '      | прис           | supply return.                                                                                                                                               |  |  |
|                     |            |                | If the analog input circuitry is not used, this pin should be tied to GND.                                                                                   |  |  |
| Analog0             | 112        | input          | These signals provide general-purpose analog voltage levels which are sampled                                                                                |  |  |
| Analog1             | 113        |                | by an internal A/D converter. The A/D resolution is 10 bits.                                                                                                 |  |  |
| Analog2<br>Analog3  | 110<br>111 |                | The allowed signal input range is AnalogRefLow to AnalogRefHigh.                                                                                             |  |  |
| Analog3<br>Analog4  | 107        |                |                                                                                                                                                              |  |  |
| Analog5             | 109        |                | Any unused pins should be tied to AnalogGND.                                                                                                                 |  |  |
| Analog6             | 105        |                | If the analog input circuitry is not used, these pins should be tied to GND.                                                                                 |  |  |
| Analog7             | 108        |                |                                                                                                                                                              |  |  |

| Pin Name and number   Direction              |                                                                                                                             | Direction    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PosLim1<br>PosLim2<br>PosLim3<br>PosLim4     | 46<br>59<br>65<br>81                                                                                                        | input        | These signals provide inputs from the positive-side (forward) travel limit switches. On power-up or after reset these signals default to active <i>low</i> interpretation, but the interpretation can be set explicitly using the SetSignalSense instruction.  The number of available axes determines which of these signals are valid. Invalid or unused pins may be left unconnected.                                                                                                                                                                                |
| NegLim1<br>NegLim2<br>NegLim3<br>NegLim4     | 38<br>55<br>62<br>69                                                                                                        | input        | These signals provide inputs from the negative-side (reverse) travel limit switches. On power-up or after reset these signals default to active <i>low</i> interpretation, but the interpretation can be set explicitly using the SetSignalSense instruction.  The number of available axes determines which of these signals are valid. Invalid or unused pins may be left unconnected.                                                                                                                                                                                |
| AxisOut1<br>AxisOut2<br>AxisOut3<br>AxisOut4 | 32<br>119<br>88<br>54                                                                                                       | output       | Each of these pins can be conditioned to track the state of any bit in the Status registers associated with its axis.  The number of available axes determines which of these signals are valid.  Invalid or unused pins may be left unconnected.                                                                                                                                                                                                                                                                                                                       |
| AxisIn1<br>AxisIn2<br>AxisIn3<br>AxisIn4     | 16<br>8<br>52<br>83                                                                                                         | input        | These are general-purpose inputs that can also be used as a breakpoint input.  The number of available axes determines which of these signals are valid.  Invalid or unused pins may be left unconnected.                                                                                                                                                                                                                                                                                                                                                               |
| ~HostInterrupt                               | 131                                                                                                                         | output       | When <i>low</i> , this signal causes an interrupt to be sent to the host processor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Synch                                        | 21                                                                                                                          | input/output | This pin is the synchronization signal. In the disabled mode, the pin is configured as an input and is not used. In the master mode, the pin outputs a synchronization pulse that can be used by slave nodes or other devices to synchronize with the internal chip cycle of the master node. In the slave mode, the pin is configured as an input and should be connected to the Synch pin on the master node. A pulse on the pin synchronizes the internal chip cycle to the signal provided by the master node.  If this pin is not used it may be left unconnected. |
| OscFilter1<br>OscFilter2                     | 11<br>10                                                                                                                    |              | These signals connect to the external oscillator filter circuitry. Section 5.3 shows the required filter circuitry.                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| V <sub>cc5</sub>                             | 58                                                                                                                          |              | This signal can optionally be tied to a 5V logic supply, which is required for reprogramming the chipset firmware.                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| V <sub>ssf</sub>                             | 12                                                                                                                          |              | This signal must be tied to pin 28 using a bypass capacitor. A ceramic capacitor with a value between $0.1\mu F$ and $0.01\mu F$ should be used.                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Vcc                                          | 4, 29, 42, 50, 67, 77,<br>86, 95, 122, 129, 141                                                                             |              | CP digital supply voltage. All of these pins must be connected to the supply voltage. $V_{cc}$ must be in the range $3.0 - 3.6$ V.                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| GND                                          | 3, 28, 41, 49, 66, 76,<br>85, 94, 125, 128, 140                                                                             |              | CP digital supply ground. All of these pins must be connected to the digital power supply return.                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| AGND                                         | 98, 99, 100, 101, 102,<br>103, 104, 106                                                                                     |              | These signals must be tied to AnalogGND.  If the analog input circuitry is not used, these pins must be tied to GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| No connection                                | 1, 2, 6, 7, 14, 18, 33, 36, 37, 40, 44, 47, 56, 60, 63, 75, 79, 84, 90, 91, 97, 118, 121, 124, 126, 135, 137, 139, 142, 144 |              | These signals must be left unconnected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

## 5.3 External oscillator filter

The following circuit shows the recommended configuration and suggested values for the filter that must be connected to the OscFilter1 and OscFilter2 pins of the CP chip. The resistor tolerance is  $\pm 5\%$  and the capacitor tolerance is  $\pm 20\%$ .

