100-Pin TQFP Commercial Temp Industrial Temp # 4Mb Pipelined and Flow Through $^{180~MHz-100~MHz}_{3.3~V~V_{DD}}$ Synchronous NBT SRAMs $_{2.5~V~and~3.3~V~V_{DDQ}}$ ## **Features** - 256K x 18 and 128K x 36 configurations - User-configurable Pipelined and Flow Through mode - NBT (No Bus Turn Around) functionality allows zero wait - Fully pin-compatible with both pipelined and flow through NtRAM<sup>TM</sup>, NoBL<sup>TM</sup> and ZBT<sup>TM</sup> SRAMs - IEEE 1149.1 JTAG-compatible Boundary Scan - 3.3 V + 10% / -5% core power supply - 2.5 V or 3.3 V I/O supply - LBO pin for Linear or Interleave Burst mode - Byte write operation (9-bit Bytes) - 3 chip enable signals for easy depth expansion - Clock Control, registered, address, data, and control - ZZ Pin for automatic power-down - JEDEC-standard 100-lead TQFP package | | | -180 | -166 | <b>–150</b> | -100 | |----------|-------------|--------|--------|-------------|--------| | Pipeline | tCycle | 5.5 ns | 6.0 ns | 6.6 ns | 10 ns | | 3-1-1-1 | <b>t</b> kQ | 3.2 ns | 3.5 ns | 3.8 ns | 4.5 ns | | 3-1-1-1 | IDD | 335 mA | 310 mA | 280 mA | 190 mA | | Flow | tkq | 8 ns | 8.5 ns | 10 ns | 12 ns | | Through | tCycle | 9.1 ns | 10 ns | 12 ns | 15 ns | | 2-1-1-1 | IDD | 210 mA | 190 mA | 165 mA | 135 mA | ## **Functional Description** The GS841Z18/36AT is an 4Mbit Synchronous Static SRAM. GSI's NBT SRAMs, like ZBT, NtRAM, NoBL or other pipelined read/double late write or flow through read/single late write SRAMs, allow utilization of all available bus bandwidth by eliminating the need to insert deselect cycles when the device is switched from read to write cycles. Because it is a synchronous device, address, data inputs, and read/ write control inputs are captured on the rising edge of the input clock. Burst order control ( $\overline{LBO}$ ) must be tied to a power rail for proper operation. Asynchronous inputs include the Sleep mode enable (ZZ) and Output Enable. Output Enable can be used to override the synchronous control of the output drivers and turn the RAM's output drivers off at any time. Write cycles are internally self-timed and initiated by the rising edge of the clock input. This feature eliminates complex off-chip write pulse generation required by asynchronous SRAMs and simplifies input signal timing. The GS841Z18/36AT may be configured by the user to operate in Pipeline or Flow Through mode. Operating as a pipelined synchronous device, in addition to the rising-edge-triggered registers that capture input signals, the device incorporates a rising-edge-triggered output register. For read cycles, pipelined SRAM output data is temporarily stored by the edge-triggered output register during the access cycle and then released to the output drivers at the next rising edge of clock. The GS841Z18/36AT is implemented with GSI's high performance CMOS technology and is available in a JEDEC-Standard 100-pin TQFP package. ## Flow Through and Pipelined NBT SRAM Back-to-Back Read/Write Cycles Rev: 1.01c 11/2002 1/30 © 2001, Giga Semiconductor, Inc. **GS841Z18AT Pinout** **GS841Z36AT Pinout** # 100-Pin TQFP Pin Descriptions | Symbol | Туре | Description | |-----------------|------|-----------------------------------------------------------------------------------| | A0, A1 | In | Burst Address Inputs—Preload the burst counter | | A2-A16 | In | Address Inputs | | A17 | In | Address Input | | CK | In | Clock Input Signal | | BA | In | Byte Write signal for data inputs DQA1–DQA9; active low | | Вв | In | Byte Write signal for data inputs DQ <sub>B1</sub> –DQ <sub>B9</sub> ; active low | | Bc | In | Byte Write signal for data inputs DQc1–DQc9; active low | | BD | In | Byte Write signal for data inputs DQp1–DQp9; active low | | W | In | Write Enable; active low | | E <sub>1</sub> | In | Chip Enable; active low | | E2 | In | Chip Enable; active high; for self decoded depth expansion | | E <sub>3</sub> | In | Chip Enable; active low; for self decoded depth expansion | | G | In | Output Enable; active low | | ADV | In | Advance / Load—Burst address counter control pin | | CKE | In | Clock Input Buffer Enable; active low | | NC | _ | No Connect | | DQA1-DQA9 | I/O | Byte A Data Input and Output pins | | DQB1-DQB9 | I/O | Byte B Data Input and Output pins | | DQc1-DQc9 | I/O | Byte C Data Input and Output pins | | DQD1-DQD9 | I/O | Byte D Data Input and Output pins | | ZZ | In | Power down control; active high | | FT | In | Pipeline/Flow Through Mode Control; active low | | LBO | In | Linear Burst Order; active low | | TMS | _ | Scan Test Mode Select | | TDI | _ | Scan Test Data In | | TDO | _ | Scan Test Data Out | | TCK | _ | Scan Test Clock | | V <sub>DD</sub> | In | 3.3 V power supply | | V <sub>SS</sub> | ln | Ground | | $V_{DDQ}$ | ln | 3.3 V output power supply for noise reduction | | NC | _ | No Connect | ## **Functional Details** ## Clocking Deassertion of the Clock Enable ( $\overline{CKE}$ ) input blocks the Clock input from reaching the RAM's internal circuits. It may be used to suspend RAM operations. Failure to observe Clock Enable set-up or hold requirements will result in erratic operation. ## **Pipeline Mode Read and Write Operations** All inputs (with the exception of Output Enable, Linear Burst Order and Sleep) are synchronized to rising clock edges. Single cycle read and write operations must be initiated with the Advance/ $\overline{\text{Load}}$ pin (ADV) held low, in order to load the new address. Device activation is accomplished by asserting all three of the Chip Enable inputs ( $\overline{\text{E}}_1$ , E2, and $\overline{\text{E}}_3$ ). Deassertion of any one of the Enable inputs will deactivate the device. | Function | W | Ва | Вв | Bc | BD | |-----------------|---|----|----|----|----| | Read | Н | Х | Х | Х | Х | | Write Byte "a" | L | L | Н | Н | Н | | Write Byte "b" | L | Н | L | Н | Н | | Write Byte "c" | L | Н | Н | L | Н | | Write Byte "d" | L | Н | Н | Н | L | | Write all Bytes | L | L | L | L | L | | Write Abort/NOP | L | Н | Н | Н | Н | Read operation is initiated when the following conditions are satisfied at the rising edge of clock: $\overline{CKE}$ is asserted Low, all three chip enables ( $\overline{E1}$ , E2, and $\overline{E3}$ ) are active, the write enable input signals $\overline{W}$ is deasserted high, and ADV is asserted low. The address presented to the address inputs is latched in to address register and presented to the memory core and control logic. The control logic determines that a read access is in progress and allows the requested data to propagate to the input of the output register. At the next rising edge of clock the read data is allowed to propagate through the output register and onto the Output pins. Write operation occurs when the RAM is selected, CKE is active and the Write input is sampled low at the rising edge of clock. The Byte Write Enable inputs ( $\overline{B}A$ , $\overline{B}B$ , $\overline{B}C$ , and $\overline{B}D$ ) determine which bytes will be written. All or none may be activated. A Write Cycle with no Byte Write inputs active is a no-op cycle. The pipelined NBT SRAM provides double late write functionality, matching the write command versus data pipeline length (2 cycles) to the read command versus data pipeline length (2 cycles). At the first rising edge of clock, Enable, Write, Byte Write(s), and Address are registered. The Data In associated with that address is required at the third rising edge of clock. ## Flow Through Mode Read and Write Operations Operation of the RAM in Flow Through mode is very similar to operations in Pipeline mode. Activation of a Read Cycle and the use of the Burst Address Counter is identical. In Flow Through mode the device may begin driving out new data immediately after new address are clocked into the RAM, rather than holding new data until the following (second) clock edge. Therefore, in Flow Through mode the read pipeline is one cycle shorter than in Pipeline mode. Write operations are initiated in the same way as well, but differ in that the write pipeline is one cycle shorter, preserving the ability to turn the bus from reads to writes without inserting any dead cycles. While the pipelined NBT RAMs implement a double late write protocol, in Flow Through mode a single late write protocol mode is observed. Therefore, in Flow Through mode, address and control are registered on the first rising edge of clock and data in is required at the data input pins at the second rising edge of clock. Rev: 1.01c 11/2002 5/30 © 2001, Giga Semiconductor, Inc. ## **Synchronous Truth Table** | Operation | Туре | Address | <u>E</u> 1 | E2 | E <sub>3</sub> | ZZ | ADV | W | Вх | G | CKE | СК | DQ | Notes | |------------------------------|------|----------|------------|----|----------------|----|-----|---|----|---|-----|-----|--------|----------| | Deselect Cycle, Power Down | D | None | Н | Х | Х | L | L | Χ | Х | Χ | L | L-H | High-Z | | | Deselect Cycle, Power Down | D | None | Χ | Χ | Н | L | L | Χ | Х | Χ | L | L-H | High-Z | | | Deselect Cycle, Power Down | D | None | Χ | L | Χ | L | L | Χ | Х | Χ | L | L-H | High-Z | | | Deselect Cycle, Continue | D | None | Χ | Χ | Χ | L | Н | Χ | Х | Χ | L | L-H | High-Z | 1 | | Read Cycle, Begin Burst | R | External | L | Н | L | L | L | Н | Х | L | L | L-H | Q | | | Read Cycle, Continue Burst | В | Next | Χ | Χ | Χ | L | Н | Χ | Х | L | L | L-H | Q | 1,10 | | NOP/Read, Begin Burst | R | External | L | Н | L | L | L | Н | Х | Н | L | L-H | High-Z | 2 | | Dummy Read, Continue Burst | В | Next | Χ | Χ | Х | L | Н | Χ | Х | Н | L | L-H | High-Z | 1,2,10 | | Write Cycle, Begin Burst | W | External | L | Н | L | L | L | L | L | Χ | L | L-H | D | 3 | | Write Cycle, Continue Burst | В | Next | Χ | Χ | Χ | L | Н | Χ | L | Χ | L | L-H | D | 1,3,10 | | NOP/Write Abort, Begin Burst | W | None | L | Н | L | L | L | L | Н | Χ | L | L-H | High-Z | 2,3 | | Write Abort, Continue Burst | В | Next | Χ | Χ | Χ | L | Н | Χ | Н | Χ | L | L-H | High-Z | 1,2,3,10 | | Clock Edge Ignore, Stall | | Current | Χ | Χ | Х | L | Х | Χ | Х | Χ | Н | L-H | - | 4 | | Sleep Mode | | None | Χ | Χ | Χ | Н | Χ | Χ | Χ | Χ | Χ | Х | High-Z | | ## Notes: - 1. Continue Burst cycles, whether read or write, use the same control inputs; a Deselect continue cycle can only be entered into if a Deselect cycle is executed first - 2. Dummy read and write abort can be considered NOPs because the SRAM performs no operation. A Write abort occurs when the W pin is sampled low but no Byte Write pins are active, so no Write operation is performed. - 3. G can be wired low to minimize the number of control signals provided to the SRAM. Output drivers will automatically turn off during Write cycles. - 4. If CKE High occurs during a pipelined read cycle, the DQ bus will remain active (Low Z). If CKE High occurs during a write cycle, the bus will remain in High Z. - 5. X = Don't Care; H = Logic High; L = Logic Low; $\overline{Bx} = High = All Byte Write signals are high; <math>\overline{Bx} = Low = One$ or more Byte/Write signals are Low - 6. All inputs, except $\overline{G}$ and ZZ must meet setup and hold times of rising clock edge. - 7. Wait states can be inserted by setting CKE high. - 8. This device contains circuitry that ensures all outputs are in High Z during power-up. - 9. A 2-bit burst counter is incorporated. - 10. The address counter is incriminated for all Burst continue cycles. ## Pipeline and Flow Through Read-Write Control State Diagram Current State and Next State Definition for Pipelined and Flow Through Read/Write Control State Diagram ## Pipeline Mode Data I/O State Diagram #### **Notes** - The Hold command (CKE Low) is not shown because it prevents any state change. - 2. W, R, B, and D represent input command codes as indicated in the Truth Tables. Current State and Next State Definition for Pipeline Mode Data I/O State Diagram ## Flow Through Mode Data I/O State Diagram #### **Notes** - 1. The Hold command (CKE Low) is not shown because it prevents any state change. - 2. W, R, B, and D represent input command codes as indicated in the Truth Tables. Current State and Next State Definition for: Pipeline and Flow Through Read Write Control State Diagram ## **Burst Cycles** Although NBT RAMs are designed to sustain 100% bus bandwidth by eliminating turnaround cycle when there is transition from read to write, multiple back-to-back reads or writes may also be performed. NBT SRAMs provide an on-chip burst address generator that can be utilized, if desired, to further simplify burst read or write implementations. The ADV control pin, when driven high, commands the SRAM to advance the internal address counter and use the counter generated address to read or write the SRAM. The starting address for the first cycle in a burst cycle series is loaded into the SRAM by driving the ADV pin low, into Load mode. #### **Burst Order** The burst address counter wraps around to its initial state after four addresses (the loaded address and three more) have been accessed. The burst sequence is determined by the state of the Linear Burst Order pin $(\overline{LBO})$ . When this pin is Low, a linear burst sequence is selected. When the RAM is installed with the LBO pin tied high, Interleaved burst sequence is selected. See the tables below for details. #### **Mode Pin Functions** | Mode Name | Pin Name | State | Function | |-------------------------|----------|---------|--------------------------------------------| | Burst Order Control | LBO | L | Linear Burst | | Buist Order Control | LBO | H or NC | Interleaved Burst | | Output Register Control | FT | L | Flow Through | | Output Negister Control | | H or NC | Pipeline | | Power Down Control | ZZ | L or NC | Active | | Fower Down Control | | Н | Standby, I <sub>DD</sub> = I <sub>SB</sub> | Note: There are pull-up devices on the LBO and FT pins and a pull down device on the ZZ pin, so those input pins can be unconnected and the chip will operate in the default states as specified in the above table. # Burst Counter Sequences Linear Burst Sequence | | A[1:0] | A[1:0] | A[1:0] | A[1:0] | |-------------|--------|--------|--------|--------| | 1st address | 00 | 01 | 10 | 11 | | 2nd address | 01 | 10 | 11 | 00 | | 3rd address | 10 | 11 | 00 | 01 | | 4th address | 11 | 00 | 01 | 10 | Note: The burst counter wraps to initial state on the 5th clock. ## **Interleaved Burst Sequence** | | A[1:0] | A[1:0] | A[1:0] | A[1:0] | |-------------|--------|--------|--------|--------| | 1st address | 00 | 01 | 10 | 11 | | 2nd address | 01 | 00 | 11 | 10 | | 3rd address | 10 | 11 | 00 | 01 | | 4th address | 11 | 10 | 01 | 00 | Note: The burst counter wraps to initial state on the 5th clock. BPR 1999.05.18 ## Sleep Mode During normal operation, ZZ must be pulled low, either by the user or by its internal pull down resistor. When ZZ is pulled high, the SRAM will enter a Power Sleep mode after 2 cycles. At this time, internal state of the SRAM is preserved. When ZZ returns to low, the SRAM operates normally after 2 cycles of wake up time. Sleep mode is a low current, power-down mode in which the device is deselected and current is reduced to I<sub>SB</sub>2. The duration of Rev: 1.01c 11/2002 10/30 © 2001, Giga Semiconductor, Inc. Sleep mode is dictated by the length of time the ZZ is in a High state. After entering Sleep mode, all inputs except ZZ become disabled and all outputs go to High-Z The ZZ pin is an asynchronous, active high input that causes the device to enter Sleep mode. When the ZZ pin is driven high, $I_{SB}2$ is guaranteed after the time tZZI is met. Because ZZ is an asynchronous input, pending operations or operations in progress may not be properly completed if ZZ is asserted. Therefore, Sleep mode must not be initiated until valid pending operations are completed. Similarly, when exiting Sleep mode during tZZR, only a Deselect or Read commands may be applied while the SRAM is recovering from Sleep mode. ## **Sleep Mode Timing Diagram** ## **Designing for Compatibility** The GSI NBT SRAMs offer users a configurable selection between Flow Through mode and Pipeline mode via the $\overline{FI}$ signal found on Pin 14. Not all vendors offer this option, however most mark Pin 14 as $V_{DD}$ or $V_{DDQ}$ on pipelined parts and $V_{SS}$ on flow through parts. GSI NBT SRAMs are fully compatible with these sockets. Pin 66, a No Connect (NC) on GSI's GS880Z18/36 NBT SRAM, the Parity Error open drain output on GSI's GS881Z18/36 NBT SRAM, is often marked as a power pin on other vendor's NBT-compatible SRAMs. Specifically, it is marked $V_{DD}$ or $V_{DDQ}$ on pipelined parts and $V_{SS}$ on flow through parts. Users of GSI NBT devices who are not actually using the ByteSafe<sup>TM</sup> parity feature may want to design the board site for the RAM with Pin 66 tied high through a 1k ohm resistor in Pipeline mode applications or tied low in Flow Through mode applications in order to keep the option to use non-configurable devices open. By using the pull-up resistor, rather than tying the pin to one of the power rails, users interested in upgrading to GSI's ByteSafe NBT SRAMs (GS881Z18/36), featuring Parity Error detection and JTAG Boundary Scan, will be ready for connection to the active low, open drain Parity Error output driver at Pin 66 on GSI's TQFP ByteSafe RAMs. ## **Absolute Maximum Ratings** (All voltages reference to V<sub>SS</sub>) | Symbol | Description | Value | Unit | |-------------------|----------------------------------|------------------------------------------------------------|------| | $V_{DD}$ | Voltage on V <sub>DD</sub> Pins | -0.5 to 4.6 | V | | $V_{DDQ}$ | Voltage in V <sub>DDQ</sub> Pins | –0.5 to V <sub>DD</sub> | V | | V <sub>CK</sub> | Voltage on Clock Input Pin | -0.5 to 6 | V | | V <sub>I/O</sub> | Voltage on I/O Pins | $-0.5 \text{ to V}_{DDQ} + 0.5 \ (\le 4.6 \text{ V max.})$ | V | | V <sub>IN</sub> | Voltage on Other Input Pins | $-0.5 \text{ to V}_{DD} + 0.5 \ (\le 4.6 \text{ V max.})$ | V | | I <sub>IN</sub> | Input Current on Any Pin | +/–20 | mA | | I <sub>OUT</sub> | Output Current on Any I/O Pin | +/–20 | mA | | $P_{D}$ | Package Power Dissipation | 1.5 | W | | T <sub>STG</sub> | Storage Temperature | -55 to 125 | °C | | T <sub>BIAS</sub> | Temperature Under Bias | -55 to 125 | °C | #### Note: Permanent damage to the device may occur if the Absolute Maximum Ratings are exceeded. Operation should be restricted to Recommended Operating Conditions. Exposure to conditions exceeding the Absolute Maximum Ratings, for an extended period of time, may affect reliability of this component. ## **Recommended Operating Conditions** | Parameter | Symbol | Min. | Тур. | Max. | Unit | Notes | |-------------------------------------------------|-----------------|-------|------|----------------------|------|-------| | Supply Voltage | $V_{DD}$ | 3.135 | 3.3 | 3.6 | V | | | I/O Supply Voltage | $V_{DDQ}$ | 2.375 | 2.5 | $V_{DD}$ | V | 1 | | Input High Voltage | V <sub>IH</sub> | 1.7 | _ | V <sub>DD</sub> +0.3 | V | 2 | | Input Low Voltage | V <sub>IL</sub> | -0.3 | _ | 0.8 | V | 2 | | Ambient Temperature (Commercial Range Versions) | T <sub>A</sub> | 0 | 25 | 70 | °C | 3 | | Ambient Temperature (Industrial Range Versions) | T <sub>A</sub> | -40 | 25 | 85 | °C | 3 | #### Notes: - 1. Unless otherwise noted, all performance specifications quoted are evaluated for worst case at both 2.75 V $\leq$ V<sub>DDQ</sub> $\leq$ 2.375 V (i.e., 2.5 V I/O) and 3.6 V $\leq$ V<sub>DDQ</sub> $\leq$ 3.135 V (i.e., 3.3 V I/O), and quoted at whichever condition is worst case. - 2. This device features input buffers compatible with both 3.3 V and 2.5 V I/O drivers. - Most speed grades and configurations of this device are offered in both Commercial and Industrial Temperature ranges. The part number of Industrial Temperature Range versions end the character "I". Unless otherwise noted, all performance specifications quoted are evaluated for worst case in the temperature range marked on the device. - 4. Input Under/overshoot voltage must be –2 V > Vi < V<sub>DD</sub> +2 V with a pulse width not to exceed 20% tKC. ## **Undershoot Measurement and Timing** ## **Overshoot Measurement and Timing** ## Capacitance $$(T_A = 25^{\circ}C, f = 1 \text{ MHz}, V_{DD} = 3.3 \text{ V})$$ | Parameter | Symbol | Test conditions | Тур. | Max. | Unit | |--------------------------|------------------|------------------------|------|------|------| | Input Capacitance | C <sub>IN</sub> | V <sub>IN</sub> = 0 V | 4 | 5 | pF | | Input/Output Capacitance | C <sub>I/O</sub> | V <sub>OUT</sub> = 0 V | 6 | 7 | pF | Note: These parameters are sample tested. ## **Package Thermal Characteristics** | Rating | Layer Board | Symbol | Max | Unit | Notes | |----------------------------------|-------------|-----------------|-----|------|-------| | Junction to Ambient (at 200 lfm) | single | $R_{\Theta JA}$ | 40 | °C/W | 1,2 | | Junction to Ambient (at 200 lfm) | four | $R_{\Theta JA}$ | 24 | °C/W | 1,2 | | Junction to Case (TOP) | _ | $R_{\Theta JC}$ | 9 | °C/W | 3 | ## Notes: - Junction temperature is a function of SRAM power dissipation, package thermal resistance, mounting board temperature, ambient. Temperature air flow, board density, and PCB thermal resistance. - 2. SCMI G-38-87 - 3. Average thermal resistance between die and top surface, MIL SPEC-883, Method 1012.1 ## **AC Test Conditions** | Parameter | Conditions | |------------------------|------------| | Input high level | 2.3 V | | Input low level | 0.2 V | | Input slew rate | 1 V/ns | | Input reference level | 1.25 V | | Output reference level | 1.25 V | | Output load | Fig. 1& 2 | #### Notes: - 1. Include scope and jig capacitance. - 2. Test conditions as specified with output loading as shown in Fig. 1 unless otherwise noted. - 3. Output Load 2 for $t_{LZ},\,t_{HZ},\,t_{OLZ}$ and $t_{OHZ}$ - 4. Device is deselected as defined by the Truth Table. ## **DC Electrical Characteristics** | Parameter | Symbol | Test Conditions | Min | Max | |------------------------------------------|-------------------|--------------------------------------------------------------|------------------|----------------| | Input Leakage Current (except mode pins) | I <sub>IL</sub> | V <sub>IN</sub> = 0 to V <sub>DD</sub> | –1 uA | 1 uA | | ZZ Input Current | I <sub>INZZ</sub> | $V_{DD} \ge V_{IN} \ge V_{IH}$ $0 \ V \le V_{IN} \le V_{IH}$ | –1 uA<br>–1 uA | 1 uA<br>300 uA | | Mode Pin Input Current | I <sub>INM</sub> | $V_{DD} \ge V_{IN} \ge V_{IL}$ $0 \ V \le V_{IN} \le V_{IL}$ | −300 uA<br>−1 uA | 1 uA<br>1 uA | | Output Leakage Current | I <sub>OL</sub> | Output Disable,<br>V <sub>OUT</sub> = 0 to V <sub>DD</sub> | –1 uA | 1 uA | | Output High Voltage | V <sub>OH</sub> | $I_{OH} = - mA, V_{DDQ} = 2.375 V$ | 1.7 V | _ | | Output High Voltage | V <sub>OH</sub> | $I_{OH} = - mA, V_{DDQ} = 3.135 V$ | 2.4 V | _ | | Output Low Voltage | V <sub>OL</sub> | I <sub>OL</sub> = 8 mA | _ | 0.4 V | ## **Operating Currents** | | | | -1 | 80 | -1 | 66 | -1 | 50 | -1 | 00 | | |--------------------------------------------------------------|----------------------------------------|------------------------------|--------------|----------------|--------------|----------------|--------------|----------------|--------------|----------------|------| | Parameter | Test Conditions | Symbol | 0 to<br>70°C | –40 to<br>85°C | 0 to<br>70°C | –40 to<br>85°C | 0 to<br>70°C | –40 to<br>85°C | 0 to<br>70°C | –40 to<br>85°C | Unit | | Operating | Device Selected;<br>All other inputs | I <sub>DD</sub><br>Pipeline | 335 | 345 | 310 | 320 | 280 | 290 | 190 | 200 | mA | | Current ≥V <sub>IH</sub> or ≤ V <sub>IL</sub><br>Output open | ≥V⊮ or ≤ V⊩<br>Output open | I <sub>DD</sub><br>Flow-Thru | 210 | 220 | 190 | 200 | 165 | 175 | 135 | 145 | mA | | Standby | $ZZ \ge V_{DD}$ — | IsB<br>Pipeline | 20 | 30 | 20 | 30 | 20 | 30 | 20 | 30 | mA | | Current | 0.2 V | Isb<br>Flow-Thru | 20 | 30 | 20 | 30 | 20 | 30 | 20 | 30 | mA | | Deselect | Device Deselected; All other inputs | I <sub>DD</sub><br>Pipeline | 55 | 65 | 50 | 60 | 50 | 60 | 40 | 50 | mA | | Current | ≥ V <sub>IH</sub> or ≤ V <sub>IL</sub> | I <sub>DD</sub><br>Flow-Thru | 40 | 50 | 40 | 50 | 35 | 45 | 35 | 45 | mA | ## **AC Electrical Characteristics** | | Parameter | Symbol | -1 | 80 | -1 | 66 | -1 | 50 | -1 | 00 | Unit | |----------|--------------------------------|-------------------|-----|-----|------|-----|------|------|------|------|------| | | Parameter | Syllibol | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | | Clock Cycle Time | tKC | 5.5 | _ | 6.0 | _ | 6.7 | _ | 10 | _ | ns | | <b>5</b> | Clock to Output Valid | tKQ | _ | 3.2 | _ | 3.5 | _ | 3.8 | _ | 4.5 | ns | | Pipeline | Clock to Output Invalid | tKQX | 1.5 | _ | 1.5 | _ | 1.5 | _ | 1.5 | _ | ns | | | Clock to Output in Low-Z | tLZ <sup>1</sup> | 1.5 | _ | 1.5 | _ | 1.5 | _ | 1.5 | _ | ns | | | Clock Cycle Time | tKC | 9.1 | _ | 10.0 | _ | 12.0 | _ | 15.0 | _ | ns | | Flow | Clock to Output Valid | tKQ | _ | 8.0 | _ | 8.5 | _ | 10.0 | _ | 12.0 | ns | | Through | Clock to Output Invalid | tKQX | 3.0 | _ | 3.0 | _ | 3.0 | _ | 3.0 | _ | ns | | | Clock to Output in Low-Z | tLZ <sup>1</sup> | 3.0 | _ | 3.0 | _ | 3.0 | _ | 3.0 | _ | ns | | | Clock HIGH Time | tKH | 1.3 | _ | 1.3 | _ | 1.3 | _ | 1.3 | _ | ns | | | Clock LOW Time | tKL | 1.5 | _ | 1.5 | _ | 1.5 | _ | 1.5 | _ | ns | | | Clock to Output in High-Z | tHZ <sup>1</sup> | 1.5 | 3.2 | 1.5 | 3.5 | 1.5 | 3.8 | 1.5 | 5 | ns | | | G to Output Valid | tOE | _ | 3.2 | _ | 3.5 | _ | 3.8 | _ | 5 | ns | | | G to output in Low-Z | tOLZ <sup>1</sup> | 0 | _ | 0 | _ | 0 | _ | 0 | _ | ns | | | G to output in High-Z | tOHZ <sup>1</sup> | _ | 3.2 | _ | 3.5 | _ | 3.8 | _ | 5 | ns | | | Setup time | tS | 1.5 | _ | 1.5 | _ | 1.5 | _ | 2.0 | _ | ns | | ļ | Hold time | tH | 0.5 | _ | 0.5 | _ | 0.5 | _ | 0.5 | _ | ns | | | ZZ setup time | tZZS <sup>2</sup> | 5 | _ | 5 | _ | 5 | _ | 5 | _ | ns | | | ZZ hold time tZZH <sup>2</sup> | | 1 | _ | 1 | _ | 1 | _ | 1 | _ | ns | | | ZZ recovery | tZZR | 20 | _ | 20 | _ | 20 | _ | 20 | _ | ns | ## Notes: - 1. These parameters are sampled and are not 100% tested - 2. ZZ is an asynchronous signal. However, In order to be recognized on any given clock cycle, ZZ must meet the specified setup and hold times as specified above. ## **Pipeline Mode Read/Write Cycle Timing** ## Pipeline Mode No-Op, Stall and Deselect Timing ## Flow Through Mode Read/Write Cycle Timing ## Flow Through Mode No-Op, Stall and Deselect Timing ## **JTAG Port Operation** #### Overview The JTAG Port on this RAM operates in a manner consistent with IEEE Standard 1149.1-1990, a serial boundary scan interface standard (commonly referred to as JTAG), but does not implement all of the functions required for 1149.1 compliance. Some functions have been modified or eliminated because they can slow the RAM. Nevertheless, the RAM supports 1149.1-1990 TAP (Test Access Port) Controller architecture, and can be expected to function in a manner that does not conflict with the operation of Standard 1149.1 compliant devices. The JTAG Port interfaces with conventional TTL / CMOS logic level signaling. ## **Disabling the JTAG Port** It is possible to use this device without utilizing the JTAG port. The port is reset at power-up and will remain inactive unless clocked. TCK, TDI, and TMS are designed with internal pull-up circuits. To assure normal operation of the RAM with the JTAG Port unused, TCK, TDI, and TMS may be left floating or tied to either V<sub>DD</sub> or V<sub>SS</sub>. TDO should be left unconnected. ## JTAG Pin Descriptions | Pin | Pin Name | I/O | Description | |-----|------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TCK | Test Clock | In | Clocks all TAP events. All inputs are captured on the rising edge of TCK and all outputs propagate from the falling edge of TCK. | | TMS | Test Mode Select | In | The TMS input is sampled on the rising edge of TCK. This is the command input for the TAP controller state machine. An undriven TMS input will produce the same result as a logic one input level. | | TDI | Test Data In | ln | The TDI input is sampled on the rising edge of TCK. This is the input side of the serial registers placed between TDI and TDO. The register placed between TDI and TDO is determined by the state of the TAP Controller state machine and the instruction that is currently loaded in the TAP Instruction Register (refer to the TAP Controller State Diagram). An undriven TDI pin will produce the same result as a logic one input level. | | TDO | Test Data Out | Out | Output that is active depending on the state of the TAP state machine. Output changes in response to the falling edge of TCK. This is the output side of the serial registers placed between TDI and TDO. | Note: This device does not have a TRST (TAP Reset) pin. TRST is optional in IEEE 1149.1. The Test-Logic-Reset state is entered while TMS is held high for five rising edges of TCK. The TAP Controller is also reset automaticly at power-up. ## **JTAG Port Registers** #### Overview The various JTAG registers, refered to as TAP Registers, are selected (one at a time) via the sequences of 1s and 0s applied to TMS as TCK is strobed. Each of the TAP Registers are serial shift registers that capture serial input data on the rising edge of TCK and push serial data out on the next falling edge of TCK. When a register is selected it is placed between the TDI and TDO pins. ## Instruction Register The Instruction Register holds the instructions that are executed by the TAP controller when it is moved into the Run, Test/Idle or the various data register states. Instructions are 3 bits long. The Instruction Register can be loaded when it is placed between the TDI and TDO pins. The Instruction Register is automatically preloaded with the IDCODE instruction at power-up or whenever the controller is placed in Test-Logic-Reset state. #### Bypass Register The Bypass Register is a single-bit register that can be placed between TDI and TDO. It allows serial test data to be passed through the RAMs JTAG Port to another device in the scan chain with as little delay as possible. ## **Boundary Scan Register** Boundary Scan Register is a collection of flip flops that can be preset by the logic level found on the RAM's input or I/O pins. The flip flops are then daisy chained together so the levels found can be shifted serially out of the JTAG Port's TDO pin. The Boundary Scan Register also includes a number of place holder flip flops (always set to a logic 1). The relationship between the device pins and the bits in the Boundary Scan Register is described in the Scan Order Table following. The Boundary Scan Register, under the control of the TAP Controller, is loaded with the contents of the RAMs I/O ring when the controller is in Capture-DR state and then is placed between the TDI and TDO pins when the controller is moved to Shift-DR state. Two TAP instructions can be used to activate the Boundary Scan Register. ## JTAG TAP Block Diagram ## Identification (ID) Register The ID Register is a 32-bit register that is loaded with a device and vendor specific 32-bit code when the controller is put in Capture-DR state with the IDCODE command loaded in the Instruction Register. The code is loaded from a 32-bit on-chip ROM. It describes various attributes of the RAM as indicated below. The register is then placed between the TDI and TDO pins when the controller is moved into Shift-DR state. Bit 0 in the register is the LSB and the first to reach TDO when shifting begins. ### **ID Register Contents** | | | Rev | ie<br>ision<br>ode | | | Not Used | | | | | Co | l/<br>onfig | O<br>urati | on | | | | ED | EC | chno<br>Ve<br>Cod | ndo | | | | | Presence Register | | | | | | | |-------|----|-----|--------------------|----|----|----------|----|----|----|----|----|-------------|------------|----|----|----|----|----|----|-------------------|-----|----|---|---|---|-------------------|---|---|---|---|---|---| | Bit # | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | x36 | Х | Χ | Χ | Χ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | | x18 | Х | Χ | Χ | Χ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | ## **Tap Controller Instruction Set** ## Overview There are two classes of instructions defined in the Standard 1149.1-1990; the standard (Public) instructions, and device specific (Private) instructions. Some Public instructions, are mandatory for 1149.1 compliance. Optional Public instructions must be implemented in prescribed ways. Although the TAP controller in this device follows the 1149.1 conventions, it is not 1194.1-compliant because some of the mandatory instructions are not fully implemented. The TAP on this device may be used to monitor all input and I/O pads, but cannot be used to load address, data or control signals into the RAM or to preload the I/O buffers. This device will not perform EXTEST, INTEST or the SAMPLE/PRELOAD command. When the TAP controller is placed in Capture-IR state the two least significant bits of the instruction register are loaded with 01. When the controller is moved to the Shift-IR state the Instruction Register is placed between TDI and TDO. In this state the desired instruction is serially loaded through the TDI input (while the previous contents are shifted out at TDO). For all instructions, the TAP executes newly loaded instructions only when the controller is moved to Update-IR state. The TAP instruction set for this device is listed in the following table. ## **JTAG Tap Controller State Diagram** ## **Instruction Descriptions** #### **BYPASS** When the BYPASS instruction is loaded in the Instruction Register the Bypass Register is placed between TDI and TDO. This occurs when the TAP controller is moved to the Shift-DR state. This allows the board level scan path to be shortened to facilitate testing of other devices in the scan path. #### SAMPLE/PRELOAD SAMPLE/PRELOAD is a Standard 1149.1 mandatory public instruction. When the SAMPLE/PRELOAD instruction is loaded in the Instruction Register, moving the TAP controller into the Capture-DR state loads the data in the RAMs input and I/O buffers into the Boundary Scan Rev: 1.01c 11/2002 23/30 © 2001, Giga Semiconductor, Inc. Register. Because the RAM clock is independent from the TAP Clock (TCK) it is possible for the TAP to attempt to capture the I/O ring contents while the input buffers are in transition (i.e. in a metastable state). Although allowing the TAP to sample metastable inputs will not harm the device, repeatable results cannot be expected. RAM input signals must be stabilized for long enough to meet the TAPs input data capture set-up plus hold time (tTS plus tTH). The RAMs clock inputs need not be paused for any other TAP operation except capturing the I/O ring contents into the Boundary Scan Register. Moving the controller to Shift-DR state then places the boundary scan register between the TDI and TDO pins. Because the PRELOAD portion of the command is not implemented in this device, moving the controller to the Update-DR state with the SAMPLE / PRELOAD instruction loaded in the Instruction Register has the same effect as the Pause-DR command. This functionality is not Standard 1149.1-compliant. #### **EXTEST** EXTEST is an IEEE 1149.1 mandatory public instruction. It is to be executed whenever the instruction register, whatever length it may be in the device, is loaded with all logic 0s. EXTEST is not implemented in this device. Therefore, this device is not 1149.1-compliant. Nevertheless, this RAM's TAP does respond to an all zeros instruction, as follows. With the EXTEST (000) instruction loaded in the instruction register the RAM responds just as it does in response to the BYPASS instruction described above. #### **IDCODE** The IDCODE instruction causes the ID ROM to be loaded into the ID register when the controller is in Capture-DR mode and places the ID register between the TDI and TDO pins in Shift-DR mode. The IDCODE instruction is the default instruction loaded in at power up and any time the controller is placed in the Test-Logic-Reset state. #### SAMPLE-Z If the SAMPLE-Z instruction is loaded in the instruction register, all RAM outputs are forced to an inactive drive state (high-Z) and the Boundary Scan Register is connected between TDI and TDO when the TAP controller is moved to the Shift-DR state. #### **RFU** These instructions are Reserved for Future Use. In this device they replicate the BYPASS instruction. ## **JTAG TAP Instruction Set Summary** | Instruction | Code | Description | Notes | |--------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | EXTEST | 000 | Replicates BYPASS instruction. Places Bypass Register between TDI and TDO. This RAM does not implement 1149.1 EXTEST function. *Not 1149.1 Compliant * | 1 | | IDCODE | 001 | Preloads ID Register and places it between TDI and TDO. | 1, 2 | | SAMPLE-Z | 010 | Captures I/O ring contents. Places the Boundary Scan Register between TDI and TDO. Forces all RAM output drivers to High-Z. | 1 | | RFU | 011 | Do not use this instruction; Reserved for Future Use. Replicates BYPASS instruction. Places Bypass Register between TDI and TDO. | 1 | | SAMPLE/<br>PRELOAD | 100 | Captures I/O ring contents. Places the Boundary Scan Register between TDI and TDO. This RAM does not implement 1149.1 PRELOAD function. *Not 1149.1 Compliant * | 1 | | GSI | 101 | GSI private instruction. | 1 | | RFU | 110 | Do not use this instruction; Reserved for Future Use. Replicates BYPASS instruction. Places Bypass Register between TDI and TDO. | 1 | | BYPASS | 111 | Places Bypass Register between TDI and TDO. | 1 | #### Notes: - 1. Instruction codes expressed in binary, MSB on left, LSB on right. - Default instruction automatically loaded at power-up and in test-logic-reset state. ## JTAG Port Recommended Operating Conditions and DC Characteristics | Parameter | Symbol | Min. | Max. | Unit | Notes | |----------------------------------------|-------------------|------|----------------------|------|-------| | Test Port Input High Voltage | V <sub>IHT</sub> | 1.7 | V <sub>DD</sub> +0.3 | V | 1, 2 | | Test Port Input Low Voltage | V <sub>ILT</sub> | -0.3 | 0.8 | V | 1, 2 | | TMS, TCK and TDI Input Leakage Current | I <sub>INTH</sub> | -300 | 1 | uA | 3 | | TMS, TCK and TDI Input Leakage Current | I <sub>INTL</sub> | -1 | 1 | uA | 4 | | TDO Output Leakage Current | I <sub>OLT</sub> | -1 | 1 | uA | 5 | | Test Port Output High Voltage | V <sub>OHT</sub> | 2.4 | _ | V | 6, 7 | | Test Port Output Low Voltage | V <sub>OLT</sub> | _ | 0.4 | V | 6, 8 | #### Notes: - 1. This device features input buffers compatible with both 3.3 V and 2.5 V I/O drivers. - Input Under/overshoot voltage must be -2 V > Vi < V<sub>DD</sub> +2 V with a pulse width not to exceed 20% tTKC. - $3. \quad V_{DD} \ge V_{IN} \ge V_{IL}$ - 4. $0 \text{ V} \leq \text{V}_{IN} \leq \text{V}_{IL}$ - 5. Output Disable, $V_{OUT} = 0$ to $V_{DD}$ - 6. The TDO output driver is served by the V<sub>DD</sub> supply. - 7. $I_{OH} = -4 \text{ mA}$ - 8. $I_{OL} = +4 \text{ mA}$ ## **JTAG Port AC Test Conditions** | Parameter | Conditions | |------------------------|------------| | Input high level | 2.3 V | | Input low level | 0.2 V | | Input slew rate | 1 V/ns | | Input reference level | 1.25 V | | Output reference level | 1.25 V | ## Notes: 1. Include scope and jig capacitance. \* Distributed Test Jig Capacitance ## **JTAG Port Timing Diagram** ## **JTAG Port AC Electrical Characteristics** | Parameter | Symbol | Min | Max | Unit | |-----------------------|--------|-----|-----|------| | TCK Cycle Time | tTKC | 20 | _ | ns | | TCK Low to TDO Valid | tTKQ | _ | 10 | ns | | TCK High Pulse Width | tTKH | 10 | _ | ns | | TCK Low Pulse Width | tTKL | 10 | _ | ns | | TDI & TMS Set Up Time | tTS | 5 | _ | ns | | TDI & TMS Hold Time | tTH | 5 | _ | ns | # **Output Driver Characteristics** BPR 1999.05.18 # **TQFP Package Drawing** | Symbol | Description | Min. | Nom. | Max | |--------|--------------------|------|------|------| | A1 | Standoff | 0.05 | 0.10 | 0.15 | | A2 | Body Thickness | 1.35 | 1.40 | 1.45 | | b | Lead Width | 0.20 | 0.30 | 0.40 | | С | Lead Thickness | 0.09 | _ | 0.20 | | D | Terminal Dimension | 21.9 | 22.0 | 22.1 | | D1 | Package Body | 19.9 | 20.0 | 20.1 | | Е | Terminal Dimension | 15.9 | 16.0 | 16.1 | | E1 | Package Body | 13.9 | 14.0 | 14.1 | | е | Lead Pitch | _ | 0.65 | _ | | L | Foot Length | 0.45 | 0.60 | 0.75 | | L1 | Lead Length | _ | 1.00 | _ | | Y | Coplanarity | _ | _ | 0.10 | | θ | Lead Angle | 0° | _ | 7° | #### Notes: - 1. All dimensions are in millimeters (mm). - 2. Package width and length do not include mold protrusion. BPR 1999.05.18 ## Ordering Information—GSI NBT Synchronous SRAM | Org | Part Number <sup>1</sup> | Туре | Package | Speed <sup>2</sup><br>(MHz/ns) | T <sub>A</sub> <sup>3</sup> | Status | |-----------|--------------------------|---------------------------|---------|--------------------------------|-----------------------------|--------| | 256K x 18 | GS841Z18AT-180 | NBT Pipeline/Flow Through | TQFP | 180/8 | С | | | 256K x 18 | GS841Z18AT-166 | NBT Pipeline/Flow Through | TQFP | 166/8.5 | С | | | 256K x 18 | GS841Z18AT-150 | NBT Pipeline/Flow Through | TQFP | 150/10 | С | | | 256K x 18 | GS841Z18AT-100 | NBT Pipeline/Flow Through | TQFP | 100/12 | С | | | 128K x 36 | GS841Z36AT-180 | NBT Pipeline/Flow Through | TQFP | 180/8 | С | | | 128K x 36 | GS841Z36AT-166 | NBT Pipeline/Flow Through | TQFP | 166/8.5 | С | | | 128K x 36 | GS841Z36AT-150 | NBT Pipeline/Flow Through | TQFP | 150/10 | С | | | 128K x 36 | GS841Z36AT-100 | NBT Pipeline/Flow Through | TQFP | 100/12 | С | | | 256K x 18 | GS841Z18AT-180I | NBT Pipeline/Flow Through | TQFP | 180/8 | I | | | 256K x 18 | GS841Z18AT-166I | NBT Pipeline/Flow Through | TQFP | 166/8.5 | ı | | | 256K x 18 | GS841Z18AT-150I | NBT Pipeline/Flow Through | TQFP | 150/10 | I | | | 256K x 18 | GS841Z18AT-100I | NBT Pipeline/Flow Through | TQFP | 100/12 | I | | | 128K x 36 | GS841Z36AT-180I | NBT Pipeline/Flow Through | TQFP | 180/8 | ı | | | 128K x 36 | GS841Z36AT-166I | NBT Pipeline/Flow Through | TQFP | 166/8.5 | I | | | 128K x 36 | GS841Z36AT-150I | NBT Pipeline/Flow Through | TQFP | 150/10 | I | | | 128K x 36 | GS841Z36AT-100I | NBT Pipeline/Flow Through | TQFP | 100/12 | I | | #### Notes - 1. Customers requiring delivery in Tape and Reel should add the character "T" to the end of the part number. Example: GS8Z36A-100IT. - 2. The speed column indicates the cycle frequency (MHz) of the device in Pipeline mode and the latency (ns) in Flow Through mode. Each device is Pipeline/Flow Through mode-selectable by the user. - 3. $T_A = C = Commercial Temperature Range. T_A = I = Industrial Temperature Range.$ - 4. GSI offers other versions this type of device in many different configurations and with a variety of different features, only some of which are covered in this data sheet. See the GSI Technology web site (<a href="www.gsitechnology.com">www.gsitechnology.com</a>) for a complete listing of current offerings ## 4Mb Synchronous NBT Datasheet Revision History | DS/DateRev. Code: Old;<br>New | Types of Changes Format or Content | Page /Revisions/Reason | |-------------------------------|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 841Z18A_r1 | | Creation of new datasheet | | 841Z18A_r1;<br>841Z18A_r1_01 | Content | <ul> <li>Changed description of E2 in pin description table (from active low to active high)</li> <li>Removed pin locations from pin description table</li> <li>Removed 200 MHz speed bin</li> </ul> |