# STEL-1172B Data Sheet

# **STEL-1172B** (50 MHz) 32-Bit Resolution CMOS Numerically Controlled Oscillator



### **FEATURES**

- **32 BIT FREQUENCY RESOLUTION**
- PARALLEL SINE AND COSINE OUTPUTS
- 50 MHz CLOCK FREQUENCY (0° TO 70°C)
- 8-BIT INTERNAL SINE AND COSINE AMPLITUDE RESOLUTION
- 10-BIT INTERNAL SINE AND COSINE PHASE RESOLUTION
- 12-BIT PHASE OUTPUT AVAILABLE
- MILITARY AND COMMERCIAL TEMPERATURE RANGES AVAILABLE
- MICROPROCESSOR BUS COMPATIBLE
- PIN COMPATIBLE WITH ST-1172A
- CASCADABLE FOR ULTRA HIGH RESOLUTION
- LOW POWER CMOS

### **APPLICATIONS**

- FREQUENCY SYNTHESIZERS
- HI-SPEED FREQUENCY HOPPED SOURCES
- SINGLE SIDEBAND CONVERTERS
- BASEBAND RECEIVERS
- DIGITAL SIGNAL PROCESSORS

# CIRCUIT DESCRIPTION

The STEL-1172B Numerically Controlled Oscillator (NCO) generates digital sine and cosine signals of very precise frequency to be used directly in digital signal processing applications or in conjunction with a D/A converter in analog frequency generation applications. The device, implemented with low power CMOS, can operate with clock frequencies as high as 50 MHz. (40 MHz over the military temperature range,  $-55^{\circ}$  C to  $+125^{\circ}$  C). The NCO is designed to interface with an eight bit microprocessor bus.

The NCO maintains a record of phase which is accurate to 32 bits of resolution. At each clock cycle, the number stored in the 32 bit  $\Delta$ -phase register is added to the previous value of the phase accumulator. The number in the phase accumulator represents the current phase of the synthesized sine and cosine functions. The number in the  $\Delta$ -phase register represents the change of phase for each cycle of the clock. This number is directly related to the output frequency by the following:

$$f_o = \frac{f_c \times \Delta - Phase}{2^{32}}$$

where:  $f_o$  is the frequency of the output signal and:  $f_c$  is the clock frequency.



### **BLOCK DIAGRAM**

# FUNCTIONAL DESCRIPTION

The sine and cosine signals are generated from the 10 most significant bits of the phase accumulator. The frequency of the NCO is determined by the number stored in the  $\Delta$ -phase register which may be programmed by an eight-bit microprocessor.

The STEL-1172B NCO generates digitized sampled sine and cosine signals where the sampling function is the clock. If the output frequency is very low with respect to the clock ( $< f_c/1024$ ), then the NCO output will sequence through each of the 1024 states of the sine function stored in the lookup table. As the output frequency is increased with respect to the clock, the sine function appears more discontinuous as there are fewer samples in each cycle. At the Nyquist limit, when the output frequency is exactly half the clock, the output waveform reduces to a square wave. The practical upper limit of the NCO output frequency is about 40% of the clock frequency because spurious components created by sampling, which are at a frequency greater than half the clock frequency, become difficult to remove by filtering.

The phase noise of the NCO output signal may be determined by knowing the phase noise of the clock signal input and the ratio of the output frequency to the clock frequency. This ratio squared times the phase noise power of the clock specified in a given bandwidth is the phase noise power that may be expected in that same bandwidth relative to the output frequency.

The NCO achieves its high operating frequency by making extensive use of pipelining in its architecture. The pipeline delays within the NCO represent 34 clock cycles. This effectively limits the minimum possible frequency switching period of the NCO. After new frequency data is entered the load command is given. After the 34 cycle pipeline delay the output will instantaneously switch frequency while maintaining phase coherence. After this the next new frequency may be entered. If a 50 MHz clock were utilized the NCO could be continuously switched between programmed frequencies with a minimum practical average switching time of about 1 µsec.



# **PIN CONFIGURATION**

# FUNCTION BLOCK DESCRIPTION

#### ADDRESS SELECT LOGIC BLOCK

This block controls the writing of data into the device via the  $DATA_{7-0}$  inputs. The data is written into the device on the falling edge of the **WRN** input, and the register into which the data is written is selected by the  $ADDR_{1-0}$  inputs.

#### **BUFFER REGISTER BLOCK**

The Buffer Register is used to temporarily store the  $\Delta$ -Phase data written into the device. This allows the data to be written asynchronously as four bytes per 32-bit  $\Delta$ -Phase word. The data is transferred from this register into the  $\Delta$ -Phase Register after a rising edge on the **LDSTB** input.

#### $\Delta$ -PHASE REGISTER BLOCK

This block controls the updating of the  $\Delta$ -Phase word used in the Accumulator. The frequency data from the Mux Block is loaded into this block after a rising edge on the **LDSTB** input. The **SYNC** output, which indicates the instant of frequency change at the output at the end of the pipeline delay, is generated in this block.

#### **PHASE ACCUMULATOR BLOCK**

This block forms the core of the NCO function. It is a high-speed, pipelined, 32-bit parallel accumulator, generating a new sum in every clock cycle. A carry input (the **CARRY IN** input) allows the resolution of the accumulator to be expanded by means of an auxiliary NCO or phase accumulator. The overflow signal is discarded (and is available at the **CARRY OUT** pin), since the required output is the modulo ( $2^{32}$ ) sum only. This represents the modulo ( $2\pi$ ) phase angle.

#### SINE AND COSINE LOOKUP TABLE BLOCKS

These blocks are the sine and cosine memories. The 10 most significant bits from the Phase Accumulator are used to address this memory to generate the 8-bit  $SIN_{7-0}$  and  $COS_{7-0}$  outputs.

#### **MUX BLOCK**

The twelve most significant bits from the Phase Accumulator Block are available at the output via the MUX Blocks as alternatives to the **SIN**<sub>7-0</sub> and **COS**<sub>7-0</sub> outputs. The MUX Blocks are controlled by the **SELECT A** and **SELECT B** inputs.

# **INPUT SIGNALS**

#### RESET

The **RESET** input is synchronous with the **CLOCK** input. When **RESET** goes to a logic high level all registers except the 32 bit input buffer and  $\Delta$ -Phase register are cleared within 20 nsecs. of the next rising edge of the **CLOCK**. The output data and Phase Accumulator are cleared to zero. After the **RESET** returns to a logic zero the chip requires 37 rising clock edges to resume normal operation. For the first two of these cycles the output data will be  $00_{\rm H}$  and then  $80_{\rm H}$ , respectively. For the remaining 35 clock cycles the **SIN** and **COS** outputs remain at the value corresponding to zero phase, i.e. 129, or  $81_{\rm H}$ . Normal operation will then commence, starting at zero phase

#### CLOCK

All synchronous functions performed within the NCO are referenced to the rising edge of the **CLOCK** input. The **CLOCK** signal should be nominally a square wave at a maximum frequency of 50 MHz. A non-repetitive **CLOCK** waveform is permissible as long as the minimum duration positive or negative pulse on the waveform is always greater than 8 nanoseconds. At each rising edge of the **CLOCK** signal the contents of the phase accumulator are added to the number stored in the  $\Delta$ -Phase register, and the result is placed in the Phase Accumulator.

#### WRN

The information on the 8-bit data bus is transferred to the buffer register selected by  $ADDR_1$  and  $ADDR_0$  on the falling edge of the **WRN** input.

#### LDSTB

On the rising edge of the clock following the rising edge of the **LDSTB** input the information in the four buffer registers is transferred to the  $\Delta$ -Phase Register. The frequency at the NCO output will change 34 clock cycles after the **LDSTB** command due to pipelining delays.

#### $\mathbf{ADDR}_1 \, \mathbf{and} \, \mathbf{ADDR}_0$

The  $ADDR_1$  and  $ADDR_0$  signals control the use of the  $DATA_{7-0}$  bus according to the table:

| ADDR <sub>0</sub> | ADDR <sub>1</sub> | <b>Δ-P</b> hase <b>Register</b> Field |  |
|-------------------|-------------------|---------------------------------------|--|
| 1                 | 1                 | Bits 0 (LSB) through 7                |  |
| 0                 | 1                 | Bits 8 through 15                     |  |
| 1                 | 0                 | Bits 16 through 23                    |  |
| 0                 | 0                 | Bits 24 through 31 (MSB)              |  |

The least significant bit of the input data bus always maps into the least significant bit of the  $\Delta$ -Phase Register field.

#### DATA<sub>7</sub> through DATA<sub>0</sub>

The eight bit **DATA**<sub>7-0</sub> bus is used to program the 32 bit  $\Delta$ -Phase Register. **DATA**<sub>0</sub> is the least significant bit of the bus. To change all 32 bits of the  $\Delta$ -Phase Register, the **DATA**<sub>7-0</sub> bus must be sequentially used four times in conjunction with the **WRN**, **ADDR**<sub>0</sub> and **ADDR**<sub>1</sub> signals.

#### **SELECT A**

When **SELECT A** is a logic 0, the sine function appears on the **SIN**<sub>7-0</sub> bus. When **SELECT A** is a logic 1, the eight most significant bits of the phase accumulator appear on this bus. The twelve most significant bits of the 32 bit Phase Accumulator are available externally. The eight most significant bits appear on the **SIN** bus and are labeled **PHASE**<sub>11</sub> (MSB) through **PHASE**<sub>4</sub>.

| Output<br>Pin | Pin<br>Name      | Function:<br>SELECT A =0 | Function:<br>SELECT A =1  |
|---------------|------------------|--------------------------|---------------------------|
| 14            | SIN <sub>7</sub> | SIN <sub>7</sub> (MSB)   | PHASE <sub>4</sub>        |
| 22            | SIN <sub>6</sub> | SIN <sub>6</sub>         | PHASE <sub>5</sub>        |
| 13            | SIN <sub>5</sub> | SIN <sub>5</sub>         | PHASE <sub>6</sub>        |
| 12            | SIN <sub>4</sub> | SIN <sub>4</sub>         | PHASE <sub>7</sub>        |
| 11            | SIN <sub>3</sub> | SIN <sub>3</sub>         | PHASE <sub>8</sub>        |
| 10            | SIN <sub>2</sub> | SIN <sub>2</sub>         | PHASE <sub>9</sub>        |
| 9             | SIN <sub>1</sub> | SIN <sub>1</sub>         | $PHASE_{10}$              |
| 21            | SIN <sub>0</sub> | SIN <sub>0</sub> (LSB)   | PHASE <sub>11</sub> (MSB) |
|               | 1                |                          |                           |

#### SELECT B

When **SELECT B** is a logic 1 the two most significant bits of the cosine function appear on output pins 3 and 15. When Select B is a logic 0 pin 15 provides the signal **PHASE**<sub>1</sub> and pin 3 provides the signal **PHASE**<sub>0</sub>. **PHASE**<sub>1</sub> and **PHASE**<sub>0</sub> are the eleventh and twelfth most significant bits of the phase accumulator, with **PHASE**<sub>0</sub> being the least significant accessible bit.

#### **CARRY IN**

Normal operation of the NCO requires that the **CARRY IN** be set at a logic 0. When **CARRY IN** is a logic 1 the effective value of the  $\Delta$ -phase register is increased by one. If two NCOs are cascaded together to obtain 64 bits of frequency resolution the **CARRY OUT** of the lower order NCO is connected to the **CARRY IN** of the higher order NCO.

# **OUTPUT SIGNALS**

#### **CARRY OUT**

Each time the contents of the phase accumulator exceeds the maximum value that can be represented by a 32 bit number the **CARRY OUT** signal goes high for one clock cycle. When two NCOs are cascaded to obtain 64 bit frequency resolution the **CARRY OUT** of the lower order NCO must be connected to the **CARRY IN** of the higher order NCO.

#### SIN<sub>7-0</sub> and COS<sub>7-0</sub>

The sine and cosine functions which are presented on the  $SIN_{7-0}$  and  $COS_{7-0}$  buses are derived from the 10 most significant bits of the phase accumulator. The 8-bit sine and cosine functions are presented in offset binary format with a minimum value of  $00_H$  and a maximum value of  $FF_H$ .  $SIN_7/COS_7$  are the MSBs. When the phase accumulator is zero, the decimal value of the SIN output is  $81_H$ . The nominal phase (in degrees) of the sine and cosine outputs may be determined by multiplying the decimal equivalent of the ten most significant bits of the phase accumulator by (360/1024) and adding (360/2048). The average amplitude over a full cycle is 127.5 decimal. See the description of SELECT A/B and PHASE for the alternate use of the SIN<sub>7-0</sub> and COS<sub>7-0</sub> buses.

#### PHASE<sub>11-0</sub>

The twelve most significant bits of the 32 bit phase accumulator are available as outputs of the NCO. **PHASE**<sub>11</sub> is the most significant bit of the 32 bit phase accumulator. The eight most significant **PHASE** bits are multiplexed on the **SIN** bus (see description of **SELECT A** input). The next two significant bits (**PHASE**<sub>2</sub> and **PHASE**<sub>3</sub>) are available continuously on pins 18 and 19 respectively. The two least significant bits (**PHASE**<sub>1</sub> and **PHASE**<sub>0</sub>) are multiplexed on the **COS** bus (see description of **SELECT B** input).

#### SYNC

The normally high **SYNC** output goes low for one clock cycle 35 rising clock edges after a **RESET** and 34 rising clock edges after a **LDSTB** command. If two NCOs are cascaded for higher frequency resolution the **SYNC** output of the lower order NCO must be connected to the **LDSTB** input of the higher order NCO to insure a phase continuous frequency transition.

# **ELECTRICAL CHARACTERISTICS**

### **ABSOLUTE MAXIMUM RATINGS**

Warning: Stresses greater than those shown below may cause permanent damage to the device. Exposure of the device to these conditions for extended periods may also affect device reliability. All voltages are referenced to V<sub>SS</sub>.

| Symbol             | Parameter                                  | Range                         | Units                |
|--------------------|--------------------------------------------|-------------------------------|----------------------|
| $T_{stg}$          | Storage Temperature                        | $\int -40$ to +125            | °C (Plastic package) |
|                    |                                            | $l_{-65 \text{ to } +150}$    | °C (Ceramic package) |
| V <sub>DDmax</sub> | Supply voltage on $\mathrm{V}_\mathrm{DD}$ | -0.3 to $+7$                  | volts                |
| $V_{I(max)}$       | Input voltage                              | -0.3 to V <sub>DD</sub> + 0.3 | volts                |
| $I_i$              | DC input current                           | $\pm 10$                      | mA                   |

### **RECOMMENDED OPERATING CONDITIONS**

| Symbol          | Parameter                       | Range Units                                           |          |                            |
|-----------------|---------------------------------|-------------------------------------------------------|----------|----------------------------|
| V <sub>DD</sub> | Supply Voltage                  | $\int +5 \pm 5\%$                                     | Volts    | (Commercial)               |
|                 |                                 | $1 + 5 \pm 10\%$                                      | Volts    | (Military)                 |
| Та              | Operating Temperature (Ambient) | $ \begin{cases} 0 to +70 \\ -55 to +125 \end{cases} $ | °C<br>°C | (Commercial)<br>(Military) |
|                 |                                 |                                                       |          |                            |

#### **D.C. CHARACTERISTICS** (Operating Conditions: $V_{DD}= 5.0 \text{ V} \pm 5\%$ , $V_{SS}=0 \text{ V}$ , $T_a=0^{\circ}$ to 70° C, Commercial

| Symbol               | Parameter                     | Min. | Тур. | Max. | Units  | Conditions                       |
|----------------------|-------------------------------|------|------|------|--------|----------------------------------|
| I <sub>DD(Q)</sub>   | Supply Current, Quiescent     |      |      | 1.0  | mA     | Static, no clock                 |
| I <sub>DD</sub>      | Supply Current, Operational   |      |      | 3.0  | mA/MHz |                                  |
| V <sub>IH(min)</sub> | High Level Input Voltage      |      |      |      |        |                                  |
|                      | Standard Operating Conditions | 2.0  |      |      | volts  | Logic'1'                         |
|                      | Extended Operating Conditions | 2.25 |      |      | volts  | Logic'1'                         |
| V <sub>IL(max)</sub> | Low Level Input Voltage       |      |      | 0.8  | volts  | Logic'0'                         |
| I <sub>IH(min)</sub> | High Level Input Current      |      |      | 10   | μA     | $V_{IN} = V_{DD}$                |
| I <sub>IL(max)</sub> | Low Level Input Current       | -15  | -45  | -130 | μA     | $V_{IN} = V_{SS}$                |
| V <sub>OH(min)</sub> | High Level Output Voltage     | 2.4  | 4.5  |      | volts  | $I_{O} = -4.0 \text{ mA}$        |
| V <sub>OL(max)</sub> | Low Level Output Voltage      |      | 0.2  | 0.4  | volts  | $I_{O} = +4.0 \text{ mA}$        |
| I <sub>OS</sub>      | Output Short Circuit Current  | 20   | 65   | 130  | mA     | $V_{OUT} = V_{DD}, V_{DD} = max$ |
|                      |                               | -10  | -45  | -130 | mA     | $V_{OUT} = V_{SS}, V_{DD} = max$ |
| C <sub>IN</sub>      | Input Capacitance             |      | 2    |      | pF     | All inputs                       |
| C <sub>OUT</sub>     | Output Capacitance            |      | 4    |      | pF     | All outputs                      |

#### $V_{DD}$ = 5.0 V ±10%, $V_{SS}$ = 0 V, Ta = -55° to 125° C, Military)

A.C. CHARACTERISTICS (Operating Conditions:  $V_{DD}$ = 5.0 V ±5%, VSS = 0 V, T<sub>a</sub>= 0° to 70° C, Commercial  $V_{\rm DD}{=}$  5.0 V ±10%, VSS = 0 V, Ta = -55° to 125° C, Military)

|                 |                          | (Com | nercial) | (Mili | tary) |       |                  |
|-----------------|--------------------------|------|----------|-------|-------|-------|------------------|
| Symbol          | Parameter                | Min. | Max.     | Min.  | Max.  | Units | Conditions       |
| t <sub>RS</sub> | <b>RESET</b> pulse width | 30   |          | 35    |       | nsec. |                  |
| t <sub>SR</sub> | RESET to CLOCK Setup     | 10   |          | 10    |       | nsec. |                  |
| t <sub>SU</sub> | DATA or ADDR             | 5    |          | 6     |       | nsec. |                  |
|                 | to WRN Setup, and        |      |          |       |       |       |                  |
|                 | LDSTB to CLOCK Setup     |      |          |       |       |       |                  |
| t <sub>HD</sub> | DATA or ADDR             | 5    |          | 6     |       | nsec. |                  |
|                 | to WRN Hold, and         |      |          |       |       |       |                  |
|                 | LDSTB to CLOCK Hold      |      |          |       |       |       |                  |
| t <sub>CH</sub> | CLOCK high               | 8    |          | 10    |       | nsec. | $f_{CLK} = max.$ |
| t <sub>CL</sub> | CLOCK low                | 8    |          | 10    |       | nsec. | $f_{CLK} = max.$ |
| t <sub>W</sub>  | WRN or FRLD pulse width  | 20   |          | 25    |       | nsec. |                  |
| t <sub>CD</sub> | CLOCK to output delay    | 5    | 10       | 3     | 13    | nsec. | Load = 15 pF     |
| t <sub>SD</sub> | SEL A/B to SIN/COS delay | 20   |          |       | 25    | nsec. | Load = 15  pF    |

# **NCO RESET SEQUENCE**



#### **STEL-1172B**

# **NCO FREQUENCY CHANGE**



# **TYPICAL APPLICATION**



#### **HIGH-SPEED HOPPING 66-74 MHz SYNTHESIZER**

## **SPECTRAL PURITY**

In many applications the NCO is used with a digital to analog converter (DAC) to generate an analog waveform which approximates an ideal sinewave. The spectral purity of this synthesized waveform is a function of many variables including the phase and amplitude quantization, the ratio of the clock frequency to output frequency, and the dynamic characteristics of the DAC.

The sine and cosine signals generated by the STEL-1172B have eight bits of amplitude resolution and ten bits of phase resolution which results in

spurious levels which are theoretically about -60 dBc. The highest output frequency the NCO can generate is half the clock frequency  $(f_c/2)$ , and the spurious components at frequencies greater than  $f_c/2$  can be removed by filtering. As the output frequency  $f_o$  of the NCO approaches  $f_c/2$  the "image" spur at  $f_c-f_o$  also approaches  $f_c/2$  from above. If the programmed output frequency is very close to  $f_c/2$  it will be virtually impossible to remove this "image" spur by filtering. For this reason, the maximum practical output frequency of the NCO should be limited to about 40% of the clock frequency.

The higher the resolution of the NCO outputs the greater the spectral purity. Each additional bit used in quantizing the phase and amplitude of the sine function (assuming equal resolution for each) provides 6 dB improvement in spectral purity. For this reason, 12 bits of phase information are brought to the STEL-1172B outputs. It is possible to use these signals with an external sine ROM to generate sine waves which have spurious levels as low as -72 dBc.

In some applications the NCO is used with two DACs to generate analog sine and cosine signals to drive a single sideband mixer. If the sine and cosine functions were ideal a typical single sideband mixer would provide 20 to 30 dB of LO and image suppression. This performance can be significantly degraded if an NCO is used to generate these signals near the maximum NCO frequency. It is recommended that care be taken when designing the STEL-1172B into such systems

when the output frequency is a significant fraction of the clock frequency.

A spectral plot of the NCO output after conversion with a DAC (AD9703) is shown below. In this case the clock frequency is 50 MHz and the output frequency is programmed to 5.6789 MHz. The maximum spur level observed over the entire useful output frequency range in this case is -55 dBc. Under other conditions the spurious levels may be greater than this due to DAC limitations or clock feedthrough problems relating to grounding on the PC board. At higher output frequencies the waveform produced by the DAC will have large output changes from sample to sample. For this reason the settling time of the DAC should be short in comparison to the clock period . As a general rule the DAC used should have the lowest possible glitch energy as well as the shortest possible settling time.



### TYPICAL SPECTRUM

| Output frequency:     | 5.6789 MHz                   |
|-----------------------|------------------------------|
| Clock frequency:      | 50.0 MHz                     |
| Frequency Span:       | $0\ {\rm to}\ 20\ {\rm MHz}$ |
| Reference Level:      | 0 dBm                        |
| Resolution Bandwidth: | 1 kHz                        |
| Video Bandwidth:      | 3 kHz                        |
| Scale:                | Log, 10 dB/d                 |
|                       |                              |

Information in this document is provided in connection with Intel® products. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Intel's Terms and Conditions of Sale for such products, Intel assumes no liability whatsoever, and Intel disclaims any express or implied

Intel may make changes to specifications and product descriptions at any time, without notice.

warranty, relating to sale and/or use of Intel® products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right. Intel products are not intended for use in medical, life saving, or life sustaining applications.

#### For Further Information Call or Write



#### INTEL CORPORATION

Cable Network Operation 350 E. Plumeria Drive, San Jose, CA 95134 Customer Service Telephone: (408) 545-9700 Technical Support Telephone: (408) 545-9799 FAX: (408) 545-9888