# 6GHz, 1:6 400mV LVPECL FANOUT BUFFER w/2:1 MUX INPUT and INTERNAL TERMINATION Precision Edge™ SY58036U #### **FEATURES** - Provides six ultra-low skew copies of the selected input - 2:1 MUX input included for clock switchover applications - Guaranteed AC performance over temperature and voltage: - Clock frequency range: DC to > 6GHz - < 270ps IN-to-OUT t<sub>pd</sub> - < 80ps t<sub>r</sub> / t<sub>f</sub> times - < 20ps skew (output-to-output)</li> - Ultra-low jitter design: - < 1ps<sub>rms</sub> random jitter - < 10ps<sub>p-p</sub> total jitter (clock) - < 1ps<sub>rms</sub> cycle-to-cycle jitter - < 0.7ps<sub>rms</sub> crosstalk-induced jitter - Low supply voltage operation: 2.5V and 3.3V - Unique input termination and V<sub>T</sub> pin accepts DCcoupled and AC-coupled inputs (CML, PECL, LVDS) - Unique input isolation design minimizes crosstalk - 400mV LVPECL (100k compatible) output swing - -40°C to +85°C temperature range - Available in 32-pin (5mm × 5mm) MLF<sup>TM</sup> package Precision Edge™ #### **DESCRIPTION** The SY58036U is a 2.5V/3.3V precision, high-speed, 1:6 fanout buffer capable of handling clocks up to 6GHz. A differential 2:1 MUX input is included for redundant clock switchover applications. The differential input includes Micrel's unique, 3-pin input termination architecture that allows the device to interface to any differential signal (AC- or DC-coupled) as small as 100mV without any level shifting or termination resistor networks in the signal path. The outputs are 400mV LVPECL (100k temperature compensated), with extremely fast rise/fall times guaranteed to be less than 80ps. The SY58036U operates from a 2.5V $\pm 5\%$ supply or a 3.3V $\pm 10\%$ supply and is guaranteed over the full industrial temperature range of $-40^{\circ}$ C to $+85^{\circ}$ C. For applications that require CML outputs, consider the SY58034U or for 800mV LVPECL outputs the SY58035U. The SY58036U is part of Micrel's high-speed, Precision Edge<sup>TM</sup> product line. All support documentation can be found on Micrel's web site at www.micrel.com. #### **APPLICATIONS** - Redundant clock distribution - All SONET/SDH clock distribution - All Fibre Channel distribution - All Gigabit Ethernet clock distribution #### **FUNCTIONAL BLOCK DIAGRAM** Precision Edge is a trademark of Micrel, Inc. MLF and $\it Micro$ LeadFrame are trademarks of Amkor Technology, Inc. ## **PACKAGE/ORDERING INFORMATION** ## Ordering Information<sup>(1)</sup> | Part Number | Package<br>Type | Operating<br>Range | Package<br>Marking | |-----------------------------|-----------------|--------------------|--------------------| | SY58036UMI | MLF-32 | Industrial | SY58036U | | SY58036UMITR <sup>(2)</sup> | MLF-32 | Industrial | SY58036U | #### Notes: - 1. Contact factory for die availability. Dice are guaranteed at $T_A$ = 25°C, DC electricals only. - 2. Tape and Reel. ## PIN DESCRIPTION | Pin Number | Pin Name | Pin Function | | |----------------------------------------------------------|---------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 1, 4<br>8, 5 | INO, /INO<br>IN1, /IN1 | Differential Input: This input pairs are the differential signal inputs to the device. These inputs accept AC- or DC-coupled signals as small as 100mV. Each pin of a pair internally terminates to a $V_T$ pin through $50\Omega$ . Note that these inputs will default to an indeterminate state if left open. Please refer to the "Input Interface Applications" section for more details. | | | 2, 7 | VT0, VT1 | Input Termination Center-Tap: Each side of the differential input pair terminates to a $V_T$ pin. The $V_{T0}$ and $V_{T1}$ pins provide a center-tap to a termination network for maximum interface flexibility. See "Input Interface Applications" section for more details. | | | 31 | SEL | This single-ended TTL/CMOS compatible input selects the inputs to the multiplexer. Note that this input is internally connected to a $25k\Omega$ pull-up resistor and will default to a log HIGH state if left open. The MUX select switchover function is asynchronous. Switchin must occur within setup/hold time in order to prevent short cycles. | | | 10 | NC | No connect. | | | 11, 16, 18,<br>23, 25, 30 | VCC | Positive Power Supply: Bypass with 0.1μF 0.01μF low ESR capacitors. | | | 29, 28<br>27, 26<br>22, 21<br>20, 19<br>15, 14<br>13, 12 | Q0, /Q0,<br>Q1, /Q1,<br>Q2, /Q2,<br>Q3, /Q3,<br>Q4, /Q4,<br>Q5, /Q5 | Differential Outputs: These 100k (temperature compensated) LVPECL output pairs are low skew copies of the selected input. Unused output pins may be left floating. Please refer to the "Truth Table" for details. | | | 9, 17, 24, 32 | GND,<br>Exposed Pad | Ground. Ground pin and exposed pad must be connected to the same ground plane. | | | 3, 6 | VREF-AC0<br>VREF-AC1 | Reference Voltage: This output biases to $V_{CC}$ –1.2V. It is used for AC-coupling inputs (IN, /IN). Connect $V_{REF-AC}$ directly to the $V_{T}$ pin. Bypass with 0.01 $\mu$ F low ESR capacitor to $V_{CC}$ . See "Input Interface Applications" section. Maximum sink/source is $\pm 0.5$ mA. | | ### **TRUTH TABLE** | SEL | | |-----|--------------------| | 0 | IN0 Input Selected | | 1 | IN1 Input Selected | ## **Absolute Maximum Ratings**(1) | Power Supply Voltage (V <sub>CC</sub> ) | 0.5V to +4.0V | |----------------------------------------------|--------------------------| | Input Voltage (V <sub>IN</sub> ) | –0.5V to V <sub>CC</sub> | | LVPECL Output Current (I <sub>OUT</sub> ) | | | Continuous | 50mA | | Surge | 100mA | | Termination Current <sup>(3)</sup> | | | Source or sink current on V <sub>T</sub> pin | ±100mA | | Input Current | | | Source or sink current on IN, /IN pin | ±50mA | | Lead Temperature (soldering, 10 sec.) | 220°C | | Storage Temperature Range (T <sub>S</sub> ) | –65°C to +150°C | ## Operating Ratings<sup>(2)</sup> | Power Supply Voltage (V <sub>CC</sub> ) | +2.375V to +2.625V | |---------------------------------------------|--------------------| | | +3.0V to +3.6V | | Ambient Temperature Range (T <sub>A</sub> ) | –40°C to +85°C | | Package Thermal Resistance <sup>(4)</sup> | | | $MLF^{\mathsf{TM}}\left(\theta_{JA}\right)$ | | | Still-Air | 35°C/W | | 500lpfm | 28°C/W | | MLF™ (ψ <sub>JB</sub> ) | | | Junction-to-Board | 20°C/W | | | | ## DC ELECTRICAL CHARACTERISTICS<sup>(5)</sup> $T_A = -40$ °C to +85°C, unless otherwise stated. | Symbol | Parameter | Condition | Min | Тур | Max | Units | |----------------------|----------------------------------------------|-------------------------------|----------------------|----------------------|----------------------|-------| | $V_{CC}$ | Power Supply Voltage | V <sub>CC</sub> = 2.5V | 2.375 | 2.5 | 2.625 | V | | | | V <sub>CC</sub> = 3.3V | 3.0 | 3.3 | 3.6 | V | | I <sub>CC</sub> | Power Supply Current | No load, max. V <sub>CC</sub> | | 125 | 250 | mA | | R <sub>DIFF_IN</sub> | Differential Input Resistance (IN-to-/IN) | | 80 | 100 | 120 | Ω | | R <sub>IN</sub> | Input Resistance (IN-to-/IN) | | 40 | 50 | 60 | Ω | | $V_{IH}$ | Input HIGH Voltage (IN-to-/IN) | Note 6 | V <sub>CC</sub> -1.6 | | V <sub>CC</sub> | V | | $V_{IL}$ | Input LOW Voltage (IN-to-/IN) | | 0 | | V <sub>IH</sub> -0.1 | V | | $V_{IN}$ | Input Voltage Swing (IN-to-/IN) | See Figure 1a | 0.1 | | 1.7 | V | | V <sub>DIFF_IN</sub> | Differential Input Voltage Swing (IN-to-/IN) | See Figure 1b | 0.2 | | | V | | V <sub>T</sub> IN | IN to V <sub>T</sub> (IN-to-/IN) | | | | 1.28 | V | | V <sub>REF-AC</sub> | Reference Voltage | | V <sub>CC</sub> -1.3 | V <sub>CC</sub> -1.2 | V <sub>CC</sub> -1.1 | V | #### Notes: - 1. Permanent device damage may occur if "Absolute Maximum Ratings" are exceeded. This is a stress rating only and functional operation is not implied at conditions other than those detailed in the operational sections of this data sheet. Exposure to "Absolute Maximum Ratings" conditions for extended periods may affect device reliability. - 2. The data sheet limits are not guaranteed if the device is operated beyond the operating ratings. - 3. Due to the limited drive capability, use for input of the same package only. - 4. Thermal performance assumes exposed pad is soldered (or equivalent) to the device's most negative potential on the PCB. $\Psi_{JB}$ uses 4-layer $\theta_{JA}$ in still-air number unless otherwise stated. - 5. The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established. - 6. V<sub>IH</sub> (min), not lower than 1.2V. ## LVPECL OUTPUT DC ELECTRICAL CHARACTERISTICS(7) $V_{CC}$ = 2.5V ±5% or 3.3V ±10%; $T_A$ = -40°C to +85°C; $R_L$ = 50 $\Omega$ to $V_{CC}$ -2V, unless otherwise stated. | Symbol | Parameter | Condition | Min | Тур | Max | Units | |-----------------------|-----------------------------------|---------------|------------------------|-----|------------------------|-------| | V <sub>OH</sub> | Output HIGH Voltage | | V <sub>CC</sub> -1.145 | | V <sub>CC</sub> -0.895 | V | | $V_{OL}$ | Output LOW Voltage | | V <sub>CC</sub> -1.545 | | V <sub>CC</sub> -1.295 | V | | V <sub>OUT</sub> | Output Differential Swing | See Figure 1a | 150 | 400 | | mV | | V <sub>DIFF_OUT</sub> | Differential Output Voltage Swing | See Figure 1b | 300 | 800 | | mV | ## LVTTL/CMOS DC ELECTRICAL CHARACTERISTICS<sup>(7)</sup> $\rm V_{CC}$ = 2.5V ±5% or 3.3V ±10%; $\rm T_A$ = –40°C to +85°C, unless otherwise stated. | Symbol | Parameter | Condition | Min | Тур | Max | Units | |-----------------|--------------------|-----------|-----|-----|------|-------| | V <sub>IH</sub> | Input HIGH Voltage | | 2.0 | | | V | | V <sub>IL</sub> | Input LOW Voltage | | | | 0.8 | V | | I <sub>IH</sub> | Input HIGH Current | | | | 40 | μА | | I <sub>IL</sub> | Input LOW Current | | | | -300 | μА | #### Note: <sup>7.</sup> The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established. ## AC ELECTRICAL CHARACTERISTICS(8) $V_{CC}$ = 2.5V ±5% or 3.3V ±10%; $T_A$ = -40°C to +85°C, $R_L$ = 50 $\Omega$ to $V_{CC}$ -2V, unless otherwise stated. | Symbol | Parameter | Condition | Min | Тур | Max | Units | |---------------------------------|-----------------------------------------------------------|------------------------|-----|-----|-----|-------------------| | f <sub>MAX</sub> | Maximum Operating Frequency | $V_{OUT} \ge 200 mV$ | 6 | 7 | | GHz | | t <sub>pd</sub> | Differential Propagation Delay<br>(IN0 or IN1-to-Q) | | 150 | 220 | 300 | ps | | | (SEL-to-Q) | | 100 | 220 | 400 | ps | | ∆t <sub>pd</sub> Tempco | Differential Propagation Delay<br>Temperature Coefficient | | | 65 | | fs/°C | | t <sub>SKEW</sub> | Output-to-Output | Note 9 | | | 20 | ps | | | Part-to-Part | Note 10 | | | 100 | ps | | t <sub>JITTER</sub> | Clock Cycle-to-Cycle Jitter | Note 11 | | | 1 | ps <sub>rms</sub> | | | Random Jitter (RJ) | Note 12 | | | 1 | ps <sub>rms</sub> | | | Total Jitter (TJ) | Note 13 | | | 10 | ps <sub>p-p</sub> | | | Adjacent Channel<br>Crosstalk-Induced Jitter | Note 14 | | | 0.7 | ps <sub>rms</sub> | | t <sub>r</sub> , t <sub>f</sub> | Output Rise/Fall Time | Full Swing, 20% to 80% | 20 | 40 | 80 | ps | #### Notes: - 8. High frequency AC electricals are guaranteed by design and characterization. - 9. Output-to-output skew is measured between outputs under identical input conditions. - 10. Part-to-part skew is defined for two parts with identical power supply voltages at the same temperature and with no skew of the edges at the respective inputs. - 11. Cycle-to-cycle jitter definition: the variation of periods between adjacent cycles, T<sub>n</sub>-T<sub>n-1</sub> where T is the time between rising edges of the output signal. - 12. Random jitter is measured with a K28.7 comma detect character pattern, measured at 2.5Gbps to 3.2Gbps. - 13. Total jitter definition: with an ideal clock input of frequency ≤ f<sub>MAX</sub>, no more than one output edge in 10<sup>12</sup> output edges will deviate by more than the specified peak-to-peak jitter value. - 14. Crosstalk is measured at the output while applying two similar clock frequencies that are asynchronous with respect to each other at the inputs. #### SINGLE-ENDED AND DIFFERENTIAL SWINGS Figure 1a. Single-Ended Voltage Swing Figure 1b. Differential Voltage Swing ## TIMING DIAGRAMS ## **TYPICAL OPERATING CHARACTERISTICS** $V_{CC}$ = 2.5V, GND = 0, $V_{IN}$ = 100mV, $T_A$ = 25°C, unless otherwise stated. ## **FUNCTIONAL CHARACTERISTICS** $\rm V_{CC}$ = 3.3V, GND = 0, $\rm V_{IN}$ = 100mV, $\rm T_A$ = 25°C, unless otherwise stated. #### **INPUT AND OUTPUT STAGES** Figure 2a. Simplified Differential Input Stage Figure 2b. Simplified LVPECL Output Stage #### INPUT INTERFACE APPLICATIONS Figure 3a. LVPECL Interface (DC-Coupled) Figure 3b. LVPECL Interface (AC-Coupled) Figure 3c. CML Interface (DC-Coupled) Figure 3d. CML Interface (AC-Coupled) Figure 3e. LVDS Interface ## **OUTPUT INTERFACE APPLICATIONS** Figure 4a. Parallel Thevenin-Equivalent Termination Figure 4b. Parallel Termination (3-Resistor) #### RELATED MICREL PRODUCTS AND SUPPORT DOCUMENTATION | Part Number | Function | Data Sheet Link | |---------------|-------------------------------------------------------------------------------|------------------------------------------------------------| | SY58034U | 6GHz, 1:6 CML Fanout Buffer w/2:1 MUX Input and Internal I/O Termination | http://www.micrel.com/product-info/products/sy58034u.shtml | | SY58035U | 4.5GHz, 1:6 LVPECL Fanout Buffer w/2:1 MUX Input and Internal Termination | http://www.micrel.com/product-info/products/sy58035u.shtml | | SY58036U | 6GHz, 1:6 400mV LVPECL Fanout Buffer w/2:1 MUX Input and Internal Termination | http://www.micrel.com/product-info/products/sy58036u.shtml | | | MLF™ Application Note | www.amkor.com/products/notes_papers/MLF_AppNote_0902.pdf | | HBW Solutions | New Products and Applications | www.micrel.com/product-info/products/solutions.shtml | #### 32 LEAD *Micro*LeadFrame™ (MLF-32) PCB Thermal Consideration for 32-Pin MLF™ Package (Always solder, or equivalent, the exposed pad to the PCB) #### Package Notes: - 1. Package meets Level 2 qualification. - 2. All parts are dry-packaged before shipment. - 3. Exposed pads must be soldered to a ground for proper thermal management. #### MICREL, INC. 1849 FORTUNE DRIVE SAN JOSE, CA 95131 USA TEL + 1 (408) 944-0800 FAX + 1 (408) 944-0970 WEB http://www.micrel.com The information furnished by Micrel in this data sheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use. Micrel reserves the right to change circuitry and specifications at any time without notification to the customer. Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is at Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale. © 2003 Micrel, Incorporated.