

## 3.3V 10.7Gbps CML LIMITING POST AMPLIFIER W/ TTL SD AND /SD

SY88953L

### FEATURES

- Single 3.3V power supply
- Up to 10.7Gbps operation
- 800mVp-p output swing with 30ps edge rates
- 28dB voltage gain with 5mVp-p input sensitivity
- On chip 50Ω I/O termination
- Programmable signal detect (SD and /SD) with 6dB hysteresis
- Chatter-free OC-TTL SD and /SD outputs with internal 5kΩ pull-up resistors can feedback to TTL enable (/EN) input
- Available in a tiny (3mm × 3mm) 16-pin MLF<sup>™</sup> package or die

## APPLICATIONS

- OC-192 SDH/SONET
- 10G Ethernet/Fibre Channel receivers
- Upto 10.7Gbps proprietary link
- XFP transceivers
- Line driver/receiver

## DESCRIPTION

The SY88953L high-speed limiting post amplifier is designed for use in fiber-optic receivers. The device connects to typical transimpedance amplifiers (TIAs). The linear signal output from TIAs can contain significant amounts of noise and may vary in amplitude over time. The SY88953L quantizes these signals and outputs CML level waveforms.

The SY88953L operates from a single +3.3V power supply, over temperatures ranging from  $-40^{\circ}$ C to  $+85^{\circ}$ C. With its wide bandwidth and high gain, signals with data rates up to 10.7Gbps and as small as 5mVp-p can be amplified to drive devices with CML inputs.

The SY88953L outputs TTL signal-detect (SD and /SD) signals. A programmable signal-detect level set pin (SD<sub>LVL</sub>) sets the sensitivity of the input amplitude detection. SD asserts high if the input amplitude rises above the threshold set by SD<sub>LVL</sub> and deasserts low otherwise. /SD is the complementary output of SD. /SD can be fedback to the enable (/EN) input to maintain output stability under a loss of signal condition. /EN deasserts the true output signal without removing the input signal. Typically 6dB SD hysteresis is provided to prevent chattering.

The SY88953L also includes an input threshold adjustment to correct pulsewidth distortion.

## TYPICAL APPLICATIONS CIRCUIT



## **PACKAGE/ORDERING INFORMATION**



16-Pin MLF™

# **Ordering Information**

| Part Number | Package<br>Type | Operating<br>Range | Package<br>Marking |
|-------------|-----------------|--------------------|--------------------|
| SY88953LMI  | MLF-16          | Industrial         | 953L               |
| SY88953LXI  | DIE             | Industrial         | —                  |

## **PIN DESCRIPTION**

| Pin Number   | Pin Name | Туре                                                                | Pin Function                                                                                                                                       |
|--------------|----------|---------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| 1            | DIN      | Data Input                                                          | True data input w/50 $\Omega$ resistor to V <sub>CC</sub> .                                                                                        |
| 2, 3, 10, 11 | VCC      | Power Supply                                                        | Positive power supply.                                                                                                                             |
| 4            | /DIN     | Data Input                                                          | Complementary data input w/50 $\Omega$ resistor to V <sub>CC</sub> .                                                                               |
| 5            | VTHN     | Input                                                               | /DIN DC threshold adjustment pin.                                                                                                                  |
| 6            | SD       | Open-collector<br>TTL output w/<br>internal 5kΩ<br>pull-up resistor | Signal-Detect: Asserts high when the data input amplitude rises above the threshold set by SD <sub>LVL</sub> .                                     |
| 7            | /SD      | Open-collector<br>TTL output w/<br>internal 5kΩ<br>pull-up resistor | Inverted Signal-Detect: Asserts low when the data input amplitude rises above the threshold set by SD <sub>LVL</sub> .                             |
| 8, 13, EP    | GND      | Ground                                                              | Device ground. Exposed pad must be soldered to PCB ground for proper electrical and thermal performance.                                           |
| 9            | /DOUT    | CML Output                                                          | Complementary data output.                                                                                                                         |
| 12           | DOUT     | CML Output                                                          | True data output.                                                                                                                                  |
| 14           | SDLVL    | Input                                                               | Signal-Detect Level Set: A resistor from this pin to V <sub>CC</sub> sets the threshold for the data input amplitude at which SD will be asserted. |
| 15           | /EN      | TTL Input:<br>Default is high.                                      | Enable: Deasserts true data output when high.                                                                                                      |
| 16           | VTHP     | Input                                                               | DIN DC threshold adjustement pin.                                                                                                                  |

# Absolute Maximum Ratings<sup>(Note 1)</sup>

| Supply Voltage (V <sub>CC</sub> )                                           | 0.5V to +4.0V                    |
|-----------------------------------------------------------------------------|----------------------------------|
| Data Input Voltage (D <sub>IN</sub> , /D <sub>IN</sub> ) (V <sub>CC</sub> - | 1.0V) to (V <sub>CC</sub> +0.5V) |
| Data Output Voltage (D <sub>OUT</sub> , /D <sub>OUT</sub> )                 |                                  |
|                                                                             | 1.0V) to (V <sub>CC</sub> +0.5V) |
| Data Output Current (D <sub>OUT</sub> , /D <sub>OUT</sub> )                 | 22mA                             |
| /EN Voltage                                                                 | 0 to V <sub>CC</sub>             |
| SD, /SD Current                                                             | 5mA                              |
| SDLVL Voltage                                                               | . ( $V_{CC}$ –1.3V) to $V_{CC}$  |
| Storage Temperature (T <sub>S</sub> )                                       |                                  |
|                                                                             |                                  |

# Operating Ratings<sup>(Note 2)</sup>

| Supply Voltage (V <sub>CC</sub> )      | +3.0V to +3.6V  |
|----------------------------------------|-----------------|
| Ambient Temperature (T <sub>A</sub> )  | –40°C to +85°C  |
| Junction Temperature (T <sub>J</sub> ) | –40°C to +120°C |
| Package Thermal Resistance(Note 3)     |                 |
| MLF™                                   |                 |
| $(\theta_{JA})$ Still-Air              | 59°C/W          |
| $(\psi_{JB})$ Still-Air                | 32°C/W          |

Note 1. Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. This is a stress rating only and functional operation is not implied at conditions other than those detailed in the operational sections of this data sheet. Exposure to ABSOLUTE MAXIMUM RATING conditions for extended periods may affect device reliability.

Note 2. The data sheet limits are not guaranteed if the device is operated beyond the operating ratings.

**Note 3.** Exposed pad must be soldrered to PCB's ground plane.

## DC ELECTRICAL CHARACTERISTICS(Note 1)

 $V_{CC} = 3.0V$  to 3.6V;  $R_{I,OAD} = 50\Omega$  to  $V_{CC}$ ;  $T_A = -40^{\circ}C$  to +85°C; typical values at  $V_{CC} = 3.3V$ ,  $T_A = 25^{\circ}C$ 

| Symbol              | Parameter                     | Condition                                  | Min                    | Тур                    | Max                    | Units |
|---------------------|-------------------------------|--------------------------------------------|------------------------|------------------------|------------------------|-------|
| I <sub>CC</sub>     | Power Supply Current          | no output load                             |                        | 110                    | 170                    | mA    |
| V <sub>SDLVL</sub>  | SDLVL Voltage                 |                                            | V <sub>CC</sub> -1.3   |                        | V <sub>CC</sub>        | V     |
| V <sub>IH</sub>     | /EN Input HIGH Voltage        |                                            | 2.0                    |                        |                        | V     |
| V <sub>IL</sub>     | /EN Input LOW Voltage         |                                            |                        |                        | 0.8                    | V     |
| I <sub>IH</sub>     | /EN Input HIGH Current        | $V_{IN} = V_{CC}$                          |                        |                        | 20                     | μΑ    |
| I <sub>IL</sub>     | /EN Input LOW Current         | V <sub>IN</sub> = 0.5V                     | -0.3                   |                        |                        | mA    |
| V <sub>OH</sub>     | SD, /SD Output HIGH Level     |                                            | 2.4                    |                        |                        | V     |
| V <sub>OL</sub>     | SD, /SD Output LOW Level      | $I_{OL} = +2mA$                            |                        |                        | 0.5                    | V     |
| V <sub>OH</sub>     | Output HIGH Voltage           | 50 $\Omega$ to V <sub>CC</sub> output load | V <sub>CC</sub> -0.020 | V <sub>CC</sub> -0.005 | V <sub>CC</sub>        | V     |
| V <sub>OL</sub>     | Output LOW Voltage            | 50 $\Omega$ to V <sub>CC</sub> output load | V <sub>CC</sub> -0.560 | V <sub>CC</sub> -0.400 | V <sub>CC</sub> -0.240 | V     |
| V <sub>OFFSET</sub> | Differential Output Offset    |                                            |                        |                        | ±80                    | mV    |
| Z <sub>O</sub>      | Single-Ended Output Impedance |                                            | 40                     | 50                     | 60                     | Ω     |
| Z <sub>O</sub>      | Single-Ended Input Impedance  |                                            | 40                     | 50                     | 60                     | Ω     |

Note 1. Specifications for packaged product only.

# AC ELECTRICAL CHARACTERISTICS<sup>(Note 1)</sup>

| $V_{ab} = 3.0V \text{ to } 3.6V \text{ R}$  | $r = 500$ to $V_{ee}$ T = | = -40°C to +85°C; typical | values at $V_{ab} = 3.3V$ T    | . = 25°C |
|---------------------------------------------|---------------------------|---------------------------|--------------------------------|----------|
| $v_{\rm CC} = 0.00$ to $0.00$ , $N_{\rm C}$ | DAD = 3032 10 VCC, IA =   | +0 0 10 +05 0, typical    | values at $v_{CC} = 0.0 v$ , T | A = 200  |

| Symbol                         | Parameter                         | Condition                | Min | Тур | Max  | Units |
|--------------------------------|-----------------------------------|--------------------------|-----|-----|------|-------|
| HYS                            | SD Hysteresis                     | electrical signal        | 2   | 6   | 8    | dB    |
| PSRR                           | Power Supply Rejection Ratio      |                          |     | 35  |      | dB    |
| t <sub>OFF</sub>               | SD, /SD Release Time              |                          |     | 0.1 | 0.5  | μs    |
| t <sub>ON</sub>                | SD, /SD Assert Time               |                          |     | 0.2 | 0.5  | μs    |
| t <sub>r</sub> ,t <sub>f</sub> | Output Rise/Fall Time             | V <sub>ID</sub> ≥50mVp-p |     | 30  | 35   | ps    |
| V <sub>ID</sub>                | Differential Input Voltage Swing  |                          | 5   |     | 1800 | mVp-p |
| V <sub>OD</sub>                | Differential Output Voltage Swing |                          | 480 | 800 | 1120 | mVp-p |
| V <sub>SR</sub>                | SD Sensitivity Range              |                          | 5   |     | 50   | mVp-p |
| A <sub>V(Diff)</sub>           | Differential Voltage Gain         |                          | 22  | 28  |      | dB    |
| S <sub>21</sub>                | Single-Ended Small-Signal Gain    |                          | 16  | 22  |      | dB    |
| B_3dB                          | 3dB Bandwidth                     |                          |     | 7.5 |      | GHz   |

Note 1. Specifications for packaged product only.

## **TYPICAL OPERATING CHARACTERISTICS**







Example of Using V<sub>TH</sub> to Cancel Effect of Pulse Width Distortion



(3.3V, 27°C, 10Gbps) 30mVp-p Differential Input

The SY88953L high-speed limiting post amplifier operates from a single +3.3V power supply, over temperatures from -40°C to +85°C. Signals with data rates up to 10.7Gbps and as small as 5mVp-p can be amplified. Figure 1 shows the allowed input voltage swing. The SY88953L generates SD and /SD outputs. SD<sub>LVL</sub> sets the sensitivity of the input amplitude detection. The SY88953L also includes an input threshold adjustment to correct pulsewidth distortion

#### Input Amplifier/Buffer

Figure 2 shows a simplified schematic of the SY88953L's input stage. The high-sensitivity of the input amplifier allows signals as small as 5mVp-p to be detected and amplified. The input amplifier allows input signals as large as 1800mVp-p. Input signals are linearly amplified with a typically 28dB differential voltage gain. Since it is a limiting amplifier, the SY88953L outputs typically 800mVp-p voltage-limited waveforms for input signals that are greater than 32mVp-p. Applications requiring the SY88953L to operate with high-gain should have the upstream TIA placed as close as possible to the SY88953L's input pins to ensure the best performance of the device.

#### **Threshold Adjustment**

The SY88953L's duty cycle can be controlled by forcing an offset at either input using  $V_{THP}$  or  $V_{THN}$ . Typically, only one of the inputs is required to be adjusted, depending on the required direction of the pulse width adjustment. The SY88953L implements current source based offset control of the inputs. *"Typical Operating Characteristics"* shows the offset applied to the input for a given  $V_{TH}$  voltage. This feature is disabled by simply setting  $V_{TH}$  to GND.

#### **Output Buffer**

The SY88953L's CML output buffer is designed to drive 50 $\Omega$  lines. The output buffer requires appropriate termination for proper operation. An external 50 $\Omega$  resistor to V<sub>CC</sub> for each output pin provides this. Figure 3 shows a simplified schematic of the output stage and includes an appropriate termination method. Of course, driving a downstream device that is internally terminated with 50 $\Omega$  to V<sub>CC</sub> eliminates the need for external termination. As noted in the previous section, the amplifier outputs typically 800mVp-p waveforms across 25 $\Omega$  total loads. The output buffer thus switches typically 16mA tail-current.

#### Signal-Detect

The SY88953L generates chatter-free signal-detect (SD and /SD) open-collector TTL outputs with internal 5k $\Omega$  pullup resistors as shown in Figure 4. SD is used to determine that the input amplitude is large enough to be considered a valid input. SD asserts high if the input amplitude rises above the threshold set by SD<sub>LVL</sub> and deasserts low otherwise. /SD is the complementary output of SD. /SD asserts low if the input amplitude rises above the threshold set by SD<sub>LVL</sub> and be by SD<sub>LVL</sub> and deasserts low otherwise. /SD is the complementary output of SD. /SD asserts low if the input amplitude rises above the threshold set by SD<sub>LVL</sub> and deasserts high otherwise. /SD can be fed back to the enable (/EN) input to maintain output stability under a loss of signal condition. /EN deasserts the true output signal without removing the input signals. Typically 6dB SD hysteresis is provided to prevent chattering.

#### Signal-Detect Level Set

A programmable signal-detect level set pin (SD<sub>LVL</sub>) sets the threshold of the input amplitude detection. Connecting an external resistor between V<sub>CC</sub> and SD<sub>LVL</sub> sets the voltage at SD<sub>LVL</sub>. This voltages ranges from V<sub>CC</sub> to V<sub>CC</sub>-1.3V. The external resistor creates a voltage divider between V<sub>CC</sub> and V<sub>CC</sub>-1.3V as shown in Figure 5. If desired, an appropriate external voltage may be applied rather than using a resistor. The smaller the external resistor, implying a smaller voltage difference from SD<sub>LVL</sub> to V<sub>CC</sub>, the smaller the SD sensitivity. Hence, larger input amplitude is required to assert SD. "*Typical Operating Characteristics*" shows the relationship between the input amplitude detection sensitivity and the SD<sub>LVL</sub> voltage.

#### Hysteresis

The SY88953L provides typically 6dB SD electrical hysteresis. By definition, a power ratio measured in dB is 10log(power ratio). Power is calculated as  $V_{IN}^2$ /R for an electrical signal. Hence the same ratio can be stated as 20log(voltage ratio). While in linear mode, the electrical voltage input changes linearly with the optical power and hence the ratios change linearly. Therefore, the optical hysteresis in dB is half the electrical hysteresis in dB given in the datasheet. The SY88953L provides typically 3dB SD optical hysteresis. As the SY88953L is an electrical device, this datasheet refers to hysteresis in electrical terms. With 6dB SD hysteresis, a voltage factor of two is required to assert or deassert SD.

6







Figure 2. Input Structure





Figure 4. SD, /SD Output Structure



Figure 5.  $SD_{LVL}$  Setting Circuit

## FUNCTIONAL BLOCK DIAGRAM



### **DESIGN PROCEDURE**

#### Layout and PCB Design

Since the SY88953L is a high-frequency component, performance can be largely determined by the board layout and design. A common problem with high-gain amplifiers is the feedback from the large swing outputs to the input via the power supply.

The SY88953L's ground pins should be connected to the circuit board ground. Use multiple PCB vias close to the part to connect to ground. Avoid long, inductive runs which can degrade performance.

#### 16 Lead *Micro*LeadFrame<sup>™</sup> (MLF-16)



PCB Thermal Consideration for 16-Pin MLF<sup>™</sup> Package (Always solder, or equivalent, the exposed pad to the PCB)

#### Package Notes:

- Note 1. Package meets Level 2 qualification.
- **Note 2.** All parts are 100% baked and dry-packaged before shipment.
- Note 3. Exposed pads must be soldered to a ground for proper thermal management.

#### MICREL, INC. 1849 FORTUNE DRIVE SAN JOSE, CA 95131 USA

TEL + 1 (408) 944-0800 FAX + 1 (408) 944-0970 WEB http://www.micrel.com

The information furnished by Micrel in this datasheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use. Micrel reserves the right to change circuitry and specifications at any time without notification to the customer.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is at Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

© 2003 Micrel, Incorporated.