#### SY89850U # Precision Low-Power LVPECL Line Driver/Receiver with Internal Termination ### **General Description** The SY89850U is a 2.5V/3.3V precision, high-speed, differential receiver capable of handling clocks up to 4GHz and data streams up to 3.2Gbps. The differential input includes Micrel's unique, 3-pin input termination architecture that allows users to interface to any differential signal (AC or DC-coupled) as small as 100mV ( $200\text{mV}_{pp}$ ) without any level shifting or termination resistor networks in the signal path. The outputs are 800mV LVPECL, with extremely fast rise/fall times guaranteed to be less than 160ps. The SY89850U operates from a 2.5V $\pm 5\%$ supply or a 3.3V $\pm 10\%$ supply and is guaranteed over the full industrial temperature range of $-40^{\circ}$ C to $+85^{\circ}$ C. The SY89850U is part of Micrel's high-speed, Precision Edge<sup>TM</sup> product line. All support documentation can be found on Micrel's web site at www.micrel.com. #### Typical Application Precision Edge™ #### **Features** - Guaranteed AC performance over temperature and supply voltage: - DC- to > 3.2Gbps data rate throughput - 4GHz clock f<sub>max</sub> (typ.) - <280ps In-to-Out t<sub>pd</sub> - <160ps $t_r/t_f$ - Low power: 50mW (2.5V typ.) - Ultra-low jitter design: - <1ps<sub>(rms)</sub> random jitter - <10ps<sub>(pp)</sub> deterministic jitter - <10ps<sub>(pp)</sub> total jitter (clock) - Unique input termination and VT pin accepts DCand AC-coupled inputs (CML, PECL, LVDS) - Typical 800mV (100k) LVPECL Output Swing - Power supply 2.5V ±5% or 3.3V ±10% - Industrial temperature range –40°C to +85°C - Available in ultra-small (2mm x 2mm) 8-pin MLF™ package ### **Applications** - · Backplane buffering - OC-12 to OC-192 SONET/SDN clock/data distribution - All Gigabit Ethernet clock or data distribution - Fibre Channel distribution #### **Markets** - LAN/WAN - Enterprise Servers - ATE - Test and Measurement Precision Edge is a trademark of Micrel, Inc. MicroLeadFrame and MLF are trademarks of Amkor Technology, Inc. SY89850U Micrel, Inc. ## Ordering Information<sup>(1)</sup> | Part Number | Package<br>Type | Operating Range | Package Marking | Lead Finish | |-----------------------------|-----------------|-----------------|--------------------------------------|----------------| | SY89850UMG | MLF-8 | Industrial | 850U with Pb-Free bar-line indicator | NiPdAu Pb-Free | | SY89850UMGTR <sup>(2)</sup> | MLF-8 | Industrial | 850U with Pb-Free bar-line indicator | NiPdAu Pb-Free | #### Notes: - 1. Contact factory for dice availability. Dice are guaranteed at $T_A$ = 25°C, DC Electrical Only. - 2. Tape and Reel. ## **Pin Configuration** 8-Pin MLF™ (MLF-8) ## **Pin Description** | Pin Number | Pin Name | Pin Function | |------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1, 4 | IN, /IN | Differential Input: This input pair is the signal to be buffered. These inputs accept AC- or DC-coupled signals as small as 100mV. Each pin of this pair internally terminates to a VT pin through $50\Omega$ . Note that this input will default to an indeterminate state if left open. Please refer to the "Input Interface Applications" section for more details. | | 2 | VT | Input Termination Center-Tap: Each side of the differential input pair terminates to this pin. The VT pin provides a center-tap to a termination network for maximum interface flexibility. See "Input Interface Applications" section for more details. | | 3 | VREF-AC | Reference Output Voltage: This output biases to $V_{\text{CC}}$ –1.2V. Connect to VT pin when AC-coupling the input. Bypass with 0.01 $\mu$ F low ESR capacitor to $V_{\text{CC}}$ . Maximum sink/source current is ±1.5mA. Due to the limited drive capability, the VREF-AC pin is only intended to drive its respective VT pin. See "Input Interface Applications" section. | | 5 | GND,<br>Exposed Pad | Ground: Ground pin and exposed pad must be connected to the same ground plane. | | 7, 6 | Q, /Q | Differential 100K LVPECL Output: This LVPECL output is the output of the device. Terminate through $50\Omega$ to $V_{CC}$ –2V. See "Output Interface Applications" section. | | 8 | VCC | Positive Power Supply: Bypass with $0.1\mu F//0.01\mu F$ low ESR capacitors as close to the VCC pin as possible. | ## Absolute Maximum Ratings<sup>(1)</sup> | Supply Voltage ( $V_{CC}$ ) | | |---------------------------------------------------|-----| | LVPECL Output Current (I <sub>OUT</sub> ) | | | Continuous50 | | | Surge100 | )mA | | Input Current | | | Source or sink current on IN, /IN±50 | )mA | | Termination Current | | | Source or sink current on VT±100 | | | Source or sink current on V <sub>REF-AC</sub> ±2 | | | Lead Temperature (soldering, 20sec.)26 | 0°C | | Storage Temperature (T <sub>s</sub> )–65°C to +15 | 0°C | ## Operating Ratings<sup>(2)</sup> | Supply Voltage (V <sub>CC</sub> ) | . +2.375V to +2.625V | |-------------------------------------------|----------------------| | | +3.0V to +3.6V | | Ambient Temperature (T <sub>A</sub> ) | 40°C to +85°C | | Package Thermal Resistance <sup>(3)</sup> | | | $MLF^{\mathsf{TM}}\ (\theta_{JA})$ | | | Still-Air | 93°C/W | | MLF™ (Ψ <sub>JB</sub> ) | | | Junction-to-Board | 60°C/W | | | | ## DC Electrical Characteristics<sup>(4)</sup> $T_A = -40$ °C to +85°C, unless noted. | Symbol | Parameter | Condition | Min | Тур | Max | Units | |----------------------|-----------------------------------------------------------------------|-------------------------------|----------------------|----------------------|----------------------|--------| | V <sub>CC</sub> | Power Supply | | 2.375<br>3.0 | 2.5<br>3.3 | 2.625<br>3.6 | V<br>V | | Icc | Power Supply Current | No load, max. V <sub>CC</sub> | | 20 | 30 | mA | | R <sub>DIFF_IN</sub> | Differential Input Resistance (IN-to-/IN) | | 90 | 100 | 110 | Ω | | R <sub>IN</sub> | Input Resistance<br>(IN-to-V <sub>T</sub> ), (/IN-to-V <sub>T</sub> ) | | 45 | 50 | 55 | Ω | | V <sub>IH</sub> | Input High Voltage<br>(IN, /IN) | Note 5 | V <sub>CC</sub> -1.6 | | V <sub>CC</sub> | V | | VIL | Input Low Voltage<br>(IN, /IN) | | 0 | | V <sub>IH</sub> -0.1 | V | | V <sub>IN</sub> | Input Voltage Swing (IN, /IN) | See Figure 1a. | 0.1 | | 1.7 | ٧ | | V <sub>DIFF_IN</sub> | Differential Input Voltage Swing IN-/IN | See Figure 1b. | 0.2 | | | V | | V <sub>T_IN</sub> | In-to-V <sub>T</sub><br>(IN, /IN) | | | | 1.28 | V | | V <sub>REF-AC</sub> | Output Reference Voltage | | V <sub>CC</sub> -1.3 | V <sub>CC</sub> -1.2 | V <sub>CC</sub> -1.1 | V | #### Notes: - Permanent device damage may occur if Absolute Maximum Ratings are exceeded. This is a stress rating only and functional operation is not implied at conditions other than those detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. - 2. The data sheet limits are not guaranteed if the device is operated beyond the operating ratings. - 3. Package Thermal Resistance assumes exposed pad is soldered (or equivalent) to the devices most negative potential on the PCB. - 4. The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established. - V<sub>IH</sub> (min) not lower than 1.2V. SY89850U Micrel, Inc. ## LVPECL Output DC Electrical Characteristics<sup>(6)</sup> $V_{CC}$ = +2.5V ±5% or +3.3V ±10%; $T_A$ = -40°C to +85°C; $R_L$ = 50 $\Omega$ to $V_{CC}$ -2V, unless otherwise stated. | Symbol | Parameter | Condition | Min | Тур | Max | Units | |-----------------------|-----------------------------------------|----------------|------------------------|------|------------------------|-------| | V <sub>CC</sub> | Output High Voltage Q, /Q | | V <sub>CC</sub> -1.145 | | V <sub>CC</sub> -0.895 | V | | V <sub>OL</sub> | Output Low Voltage<br>Q, /Q | | V <sub>CC</sub> -1.945 | | V <sub>CC</sub> -1.695 | V | | V <sub>OUT</sub> | Output Voltage Swing Q, /Q | See Figure 1a. | 550 | 800 | | mV | | V <sub>DIFF_OUT</sub> | Differential Output Voltage Swing Q, /Q | See Figure 1b. | 1100 | 1600 | | mV | #### Note: #### **AC Electrical Characteristics**<sup>(7)</sup> $V_{CC}$ = +2.5V ±5% or +3.3V ±10%; $T_A$ = -40°C to +85°C; $R_L$ = 50 $\Omega$ to $V_{CC}$ -2V, unless otherwise stated. | Symbol | Parameter | Condition | Min | Тур | Max | Units | |---------------------------|-----------------------------------------------------------|--------------------------------|-----|-----|-----|---------------------| | f <sub>MAX</sub> | Maximum Operating Frequency | NRZ Data | 3.2 | | | Gbps | | | | V <sub>OUT</sub> ≥ 400mV Clock | | 4 | | GHz | | t <sub>pd</sub> | Propagation Delay<br>IN-to-Q | V <sub>IN</sub> ≥ 100mV | 180 | 260 | 360 | ps | | t <sub>pd</sub><br>Tempco | Differential Propagation Delay<br>Temperature Coefficient | | | 115 | | fs/°C | | t <sub>JITTER</sub> | Data<br>Random Jitter (RJ) | Note 8 | | | 1 | ps <sub>(rms)</sub> | | | Deterministic Jitter (DJ) | Note 9 | | | 10 | ps <sub>(pp)</sub> | | | Clock<br>Cycle-to-Cycle Jitter | Note 10 | | | 1 | ps <sub>(rms)</sub> | | | Total Jitter (TJ) | Note 11 | | | 10 | ps <sub>(pp)</sub> | | $t_r$ , $t_f$ | Rise/Fall Time (20% to 80%)<br>Q, /Q | At full output swing. | 50 | 100 | 160 | ps | #### Notes: - The circuit is designed to meet the AC specifications shown in the above table after thermal equilibrium has been established. - Random jitter is measured with a K28.7 comma detect character pattern, measured at 2.5Gbps and 3.2Gbps. - Deterministic jitter is measured at 2.5Gbps and 3.2Gbps, with both K28.5 and 2<sup>23</sup>-1 PRBS pattern. - Cycle-to-cycle jitter definition: the variation of periods between adjacent cycles, T<sub>n</sub> -T<sub>n-1</sub> where T is the time between rising edges of the output signal. - 11. Total jitter definition: with an ideal clock input of frequency $< f_{MAX}$ , no more than one output edge in $10^{12}$ output edges will deviate by more than the specified peak-to-peak jitter value. The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established. ## Single-Ended and Differential Swings Figure 1a. Singled-Ended Voltage Swing Figure 1b. Differential Voltage Swing ## **Timing Diagram** ## **Typical Operating Characteristics** $V_{\text{CC}} = 3.3 \text{V, GND} = 0 \text{V, } V_{\text{IN}} = \text{$\geq$} 400 \text{mV}_{\text{pp}}, \, t_{\text{r}}/t_{\text{f}} \leq 300 \text{ps, T}_{\text{A}} = 25^{\circ}\text{C, unless otherwise stated.}$ ### **Functional Characteristics** $V_{CC}$ = 3.3V, GND = 0V, $V_{IN}$ = $\geq$ 400m $V_{pp}$ , $t_r/t_f \leq$ 300ps, $T_A$ = 25°C, unless otherwise stated. ### **Input and Output Stages** Figure 2a. Simplified Differential Input Stage Figure 2b. Simplified LVPECL Output Stage ## **Input Interface Applications** Figure 3a. LVPECL Interface (DC-Coupled) Figure 3b. LVPECL Interface (AC-Coupled) Option: may connect $V_T$ to $V_{CC}$ Figure 3c. CML Interface (DC-Coupled) Figure 3d. CML Interface (AC-Coupled) Figure 3e. LVDS Interface (DC-Coupled) ### **Output Interface Applications** LVPECL has a high input impedance, a very low output impedance (open emitter), and a small signal swing which results in low EMI. LVPECL is ideal for driving 50Ω and $100\Omega$ -controlled impedance transmission lines. There are several techniques for terminating the LVPECL output: Parallel Termination-Thevenin Equivalent, Parallel Termination (3-resistor), and AC-coupled Termination. Unused output pairs may be left floating. However, single-ended outputs must be terminated, or balanced. #### Note: For +2.5V systems, R1 = $250\Omega$ , R2 = $62.5\Omega$ . Figure 4a. Parallel Termination-Thevenin Equivalent #### Notes: - 1. Power-saving alternative to Thevenin termination. - 2. Place termination resistors as close to destination inputs as possible. - 3. $R_b$ resistor sets the DC bias voltage, equal to $V_T$ . - 4. For 2.5V systems, $R_b = 19\Omega$ . Figure 4b. Parallel Termination (3-Resistor) ## **Related Product and Support Documentation** | Part Number | Function | Data Sheet Link | |---------------|------------------------------------------------------------------------------------------|------------------------------------------------------| | SY58601U | Ultra-Precision Differential 800mV LVPECL Line Driver/Receiver with Internal Termination | www.micrel.com/product-info/products/sy58601u.shtml | | | MLF <sup>™</sup> Application Note | www.amkor.com/products/notes_papers/MLF_AppNote.pdf | | HBW Solutions | New Products and Applications | www.micrel.com/product-info/products/solutions.shtml | ### **Package Information** 8-Pin Ultra-Small EPAD MLF™ (MLF-8) #### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB http://www.micrel.com The information furnished by Micrel in this data sheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use. Micrel reserves the right to change circuitry and specifications at any time without notification to the customer. Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale. © 2005 Micrel, Incorporated.