

# 37LV36/65/128

### 36K, 64K, and 128K Serial EPROM Family

#### FEATURES

- Operationally equivalent to Xilinx<sup>®</sup> XC1700 family
- Wide voltage range 3.0 V to 6.0 V
- Maximum read current 10 mA at 5.0 V
- Standby current 100 μA typical
- Industry standard Synchronous Serial Interface/ 1 bit per rising edge of clock
- Full Static Operation
- Sequential Read/Program
- Cascadable Output Enable
- 10 MHz Maximum Clock Rate @ 5.0 Vdc
- · Programmable Polarity on Hardware Reset
- Programming with industry standard EPROM programmers
- Electrostatic discharge protection > 4,000 volts
- 8-pin PDIP/SOIC and 20-pin PLCC packages
- Data Retention > 200 years
- Temperature ranges:
  - Commercial: 0°C to +70°C
  - Industrial: -40°C to +85°C

### DESCRIPTION

The Microchip Technology Inc. 37LV36/65/128 is a family of Serial OTP EPROM devices organized internally in a x32 configuration. The family also features a cascadable option for increased memory storage where needed. The 37LV36/65/128 is suitable for many applications in which look-up table information storage is desirable and provides full static operation in the 3.0V to 6.0V Vcc range. The devices also support the industry standard serial interface to the popular RAM-based Field Programmable Gate Arrays (FPGA). Advanced CMOS technology makes this an ideal boot-strap solution for today's high speed SRAM-based FPGAs. The 37LV36/65/128 family is available in the standard 8-pin plastic DIP, 8-pin SOIC and 20-pin PLCC packages.

| Device  | Bits    | Programming Word |
|---------|---------|------------------|
| 37LV36  | 36,288  | 1134 x 32        |
| 37LV65  | 65,536  | 2048 x 32        |
| 37LV128 | 131,072 | 4096 x 32        |

Xilinx is a registered trademark of Xilinx Corporation.

#### **PACKAGE TYPES**



#### **BLOCK DIAGRAM**



#### 1.0 ELECTRICAL CHARACTERISTICS

#### 1.1 <u>Maximum Ratings\*</u>

| Vcc and input voltages w.r.t. Vss0.6V to +0.6V               |
|--------------------------------------------------------------|
| VPP voltage w.r.t. Vss during programming0.6V to +14.0V      |
| Output voltage w.r.t. Vss0.6V to Vcc +0.6V                   |
| Storage temperature65°C to +150°C                            |
| Ambient temp. with power applied65°C to +125°C               |
| Soldering temperature of leads (10 sec.) +300°C              |
| ESD protection on all pins $\ge 4 \text{ kV}$                |
| *Nation: Strasson above these listed under "Maximum Patings" |

\*Notice: Stresses above those listed under "Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

#### TABLE 1-1: PIN FUNCTION TABLE

| Name        | Function                         | 8 | 20 |
|-------------|----------------------------------|---|----|
| DATA        | Data I/O                         | 1 | 2  |
| CLK         | Clock Input                      | 2 | 4  |
| RESET/OE    | Reset Input and Output<br>Enable | 3 | 6  |
| CE          | Chip Enable Input                | 4 | 8  |
| Vss         | Ground                           | 5 | 10 |
| CEO         | Chip Enable Output               | 6 | 14 |
| Vpp         | Programming Voltage Supply       | 7 | 17 |
| Vcc         | +3.0V to 6.0V Power Supply       | 8 | 20 |
| Not Labeled | Not utilized, not connected      |   |    |

#### TABLE 1-2: READ OPERATION DC CHARACTERISTICS

| Vcc = +3.0 to 6.0V<br>Commercial (C): Tamb = 0°C to +70°C<br>Industrial (I): Tamb = -40°C to +85°C                                            |                                   |                                 |                   |                  |                                                                                                           |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|---------------------------------|-------------------|------------------|-----------------------------------------------------------------------------------------------------------|--|--|--|
| Parameter                                                                                                                                     | Symbol                            | Min.                            | Max.              | Units            | Conditions                                                                                                |  |  |  |
| DATA, CE, CEO and Reset pins:<br>High level input voltage<br>Low level input voltage<br>High level output voltage<br>Low level output voltage | Vih<br>Vil<br>Voh1<br>Voh2<br>Vol | 2.0<br>-0.3<br>3.86<br>2.4<br>— | Vcc<br>0.8<br>.32 | V<br>V<br>V<br>V | $IOH = -4 \text{ mA VCC} \ge 4.5 \text{V}$<br>$IOH = -4 \text{ mA VCC} \ge 3.0 \text{V}$<br>IOL = 4.0  mA |  |  |  |
| Input Leakage                                                                                                                                 | Iц                                | -10                             | 10                | μA               | VIN = .1V to VCC                                                                                          |  |  |  |
| Output Leakage                                                                                                                                | Ilo                               | -10                             | 10                | μA               | VOUT = .1V to VCC                                                                                         |  |  |  |
| Input Capacitance<br>(all inputs/outputs)                                                                                                     | CINT                              | —                               | 10                | pF               | Tamb = 25°C; FCLK = 1 MHz (Note 1)                                                                        |  |  |  |
| Operating Current                                                                                                                             | ICC Read                          |                                 | 10<br>2           | mA<br>mA         | Vcc = 6.0V, CLK = 10 MHz<br>Vcc = 3.6V, CLK = 2.5 MHz<br>Outputs open                                     |  |  |  |
| Standby Current                                                                                                                               | Iccs                              |                                 | 100<br>50         | μΑ<br>μΑ         | Vcc = 6.0V, CE = 5.8V<br>Vcc = 3.6V, CE = 3.4V                                                            |  |  |  |

Note 1: This parameter is initially characterized and not 100% tested.

#### 2.0 DATA

#### 2.1 <u>Data I/O</u>

Three-state DATA output for reading and input during programming.

#### 3.0 CLK

#### 3.1 Clock Input

Used to increment the internal address and bit counters for reading and programming.

#### 4.0 RESET/OE

#### 4.1 <u>Reset Input and Output Enable</u>

A LOW level on both the CE and RESET/OE inputs enables the data output driver. A HIGH level on RESET/OE resets both the address and bit counters. In the 37LVXXX, the logic polarity of this input is programmable as either RESET/OE or OE/RESET. This document describes the pin as RESET/OE although the opposite polarity is also possible. This option is defined and set at device program time.

#### 5.0 <u>CE</u>

#### 5.1 Chip Enable Input

 $\overline{CE}$  is used for device selection. A LOW level on both  $\overline{CE}$  and  $\overline{OE}$  enables the data output driver. A HIGH level on  $\overline{CE}$  disables both the address and bit counters and forces the device into a low power mode.

#### 6.0 **CEO**

#### 6.1 Chip Enable Output

This signal is asserted LOW on the clock cycle following the last bit read from the memory. It will stay LOW as long as  $\overline{CE}$  and  $\overline{OE}$  are both LOW. It will then follow  $\overline{CE}$  until  $\overline{OE}$  goes HIGH. Thereafter,  $\overline{CEO}$  will stay HIGH until the entire EPROM is read again. This pin also used to sense the status of RESET polarity when Programming Mode is entered.

#### 7.0 VPP

#### 7.1 Programming Voltage Supply

Used to enter programming mode (+13 volts) and to program the memory (+13 volts). Must be connected directly to Vcc for normal Read operation. No overshoot above +14 volts is permitted.

#### 8.0 CASCADING SERIAL EPROMS

Cascading Serial EPROMs provide additional memory for multiple FPGAs configured as a daisy-chain, or for future applications requiring larger configuration memories.

When the last bit from the first Serial EPROM is read, the next clock signal to the Serial EPROM asserts its  $\overline{CEO}$  output LOW and disables its DATA line. The second Serial EPROM recognizes the LOW level on its  $\overline{CE}$ input and enables its DATA output.

When configuration is complete, the address counters of all cascaded Serial EPROMs are reset if RESET goes LOW forcing the RESET/ $\overline{OE}$  on each Serial EPROM to go HIGH. If the address counters are not to be reset upon completion, then the RESET/ $\overline{OE}$  inputs can be tied to ground.

Additional logic may be required if cascaded memories are so large that the rippled chip enable is not fast enough to activate successive Serial EPROMs.

#### 9.0 STANDBY MODE

The 37LVXXX enters a low-power Standby Mode whenever  $\overline{CE}$  is HIGH. In Standby Mode, the Serial EPROM consumes less than 100  $\mu$ A of current. The output will remain in a high-impedance state regardless of the state of the  $\overline{OE}$  input.

#### 10.0 PROGRAMMING MODE

Programming Mode is entered by holding VPP HIGH (+13 volts) for two clock edges and then holding VPP = VDD for one clock edge. Programming mode is exited by driving a LOW on both  $\overline{CE}$  and  $\overline{OE}$  and then removing power from the device. Figures 4 through 7 show the programming algorithm.

### 11.0 37LVXXX RESET POLARITY

The 37LVXXX lets the user choose the reset polarity as either RESET/ $\overline{OE}$  or  $\overline{OE}$ /RESET. Any third-party commercial programmer should prompt the user for the desired reset polarity.

The programming of the overflow word should be handled transparently by the EPROM programmer; it is mentioned here as supplemental information only.

The polarity is programmed into the first overflow word location, maximum address+1. 00000000 in these locations makes the reset active LOW, FFFFFFF in these locations makes the reset active HIGH. The default condition is RESET active HIGH.

#### FIGURE 11-1: READ CHARACTERISTICS TIMING



#### TABLE 11-1: READ CHARACTERISTICS

|         | AC Testing Waveform: VIL = 0.2V; VIH = 3.0V<br>AC Test Load: 50 pF<br>VOL = VOL_MAX; VOH = VOH_MIN |     |                             |      |                             |     |            |  |  |
|---------|----------------------------------------------------------------------------------------------------|-----|-----------------------------|------|-----------------------------|-----|------------|--|--|
| Symbol  | Parameter                                                                                          |     | Limits 3.0V ≤<br>Vcc ≤ 6.0V |      | Limits 4.5V ≤<br>Vcc ≤ 6.0V |     | Conditions |  |  |
| _       |                                                                                                    |     | Max.                        | Min. | Max.                        |     |            |  |  |
| Τοε     | OE to Data Delay                                                                                   | _   | 45                          | _    | 45                          | ns  |            |  |  |
| Тсе     | CE to Data Delay                                                                                   | _   | 60                          |      | 50                          | ns  |            |  |  |
| TCAC    | CLK to Data Delay                                                                                  | _   | 200                         | _    | 60                          | ns  |            |  |  |
| Тон     | Data Hold from $\overline{CE}$ , $\overline{OE}$ or CLK                                            | 0   |                             | 0    | _                           | ns  |            |  |  |
| TDF     | $\overline{CE}$ or $\overline{OE}$ to Data Float Delay                                             | _   | 50                          | _    | 50                          | ns  | Notes 1, 2 |  |  |
| TLC     | CLK Low Time                                                                                       | 100 |                             | 25   | —                           | ns  |            |  |  |
| Тнс     | CLK High Time                                                                                      | 100 | —                           | 25   | _                           | ns  |            |  |  |
| TSCE    | CE Set up Time to CLK<br>(to guarantee proper counting)                                            | 40  | —                           | 25   | _                           | ns  | Note 1     |  |  |
| TSCED   | CE setup time to CLK<br>(to guarantee proper DATA read)                                            | 100 | _                           | 80   | _                           | ns  |            |  |  |
| Тнсе    | CE Hold Time to CLK<br>(to guarantee proper counting)                                              | 0   | _                           | 0    | _                           | ns  | Note 1     |  |  |
| THCED   | CE hold time to CLK<br>(to guarantee proper DATA read)                                             | 50  | _                           | 0    | _                           | ns  |            |  |  |
| Тное    | OE High Time<br>(Guarantees counters are Reset)                                                    | 100 |                             | 20   | _                           | ns  |            |  |  |
| CLK max | Clock Frequency                                                                                    | _   | 2.5                         | —    | 10                          | MHz |            |  |  |

Note 1: This parameter is periodically sampled and not 100% tested.

2: Float delays are measured with output pulled through  $1k\Omega$  to VLOAD = VCC/2.

#### FIGURE 11-2: READ CHARACTERISTICS AT END OF ARRAY TIMING



#### TABLE 11-2: READ CHARACTERISTICS AT END OF ARRAY

| AC Testing Waveform: VIL = 0.2V; VIH = 3.0V<br>AC Test Load: 50 pF<br>VOL = VOL_MAX; VOH = VOH_MIN |                         |                          |      |                                                                                       |      |       |            |  |  |
|----------------------------------------------------------------------------------------------------|-------------------------|--------------------------|------|---------------------------------------------------------------------------------------|------|-------|------------|--|--|
| Symbol                                                                                             | Parameter               | Limits 3.0V ≤ Vcc ≤ 6.0V |      | $\begin{array}{l} \text{Limits 4.5V} \leq \text{Vcc} \leq \\ \text{6.0V} \end{array}$ |      | Units | Conditions |  |  |
|                                                                                                    |                         | Min.                     | Max. | Min.                                                                                  | Max. |       |            |  |  |
| TCDF                                                                                               | CLK to Data Float Delay | —                        | 50   |                                                                                       | 50   | ns    | Notes 1, 2 |  |  |
| Тоск                                                                                               | CLK to CEO Delay        | —                        | 65   |                                                                                       | 40   | ns    |            |  |  |
| TOCE                                                                                               | CE to CEO Delay         | —                        | 45   | _                                                                                     | 40   | ns    |            |  |  |
| TOOE                                                                                               | RESET/OE to CEO Delay   | —                        | 45   |                                                                                       | 40   | ns    |            |  |  |

Note 1: This parameter is periodically sampled and not 100% tested.

2: Float delays are measured with output pulled through  $1k\Omega$  to VLOAD = VCC/2.

## 37LV36/65/128

| TABLE 11-3: PIN ASSIGNMENTS IN THE PROGRAMMING MODE |
|-----------------------------------------------------|
|-----------------------------------------------------|

| DIP/SOIC<br>Pin | PLCC Pin | Name     | I/O | Description                                                                                                                                                                                                                                                                                                                                        |
|-----------------|----------|----------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1               | 2        | DATA     | I/O | The rising edge of the clock shifts a data word in or out of the EPROM one bit at a time.                                                                                                                                                                                                                                                          |
| 2               | 4        | CLK      | Ι   | Clock Input. Used to increment the internal address/word counter for reading and programming operation.                                                                                                                                                                                                                                            |
| 3               | 6        | RESET/OE | I   | The rising edge of CLK shifts a data word into the EPROM when $\overline{CE}$ and $\overline{OE}$ are HIGH; it shifts a data word out of the EPROM when $\overline{CE}$ is LOW and $\overline{OE}$ is HIGH. The address/ word counter is incremented on the rising edge of CLK while $\overline{CE}$ is held HIGH and $\overline{OE}$ is held LOW. |
|                 |          |          |     | Note 1: Any modified polarity of the RESET/OE pin is ignored in the programming mode.                                                                                                                                                                                                                                                              |
| 4               | 8        | CE       | I   | The rising edge of CLK shifts a data word into the EPROM when $\overline{CE}$ and $\overline{OE}$ are HIGH; it shifts a data word out of the EPROM when $\overline{CE}$ is LOW and $\overline{OE}$ is HIGH. The address/ word counter is incremented on the rising edge of CLK while $\overline{CE}$ is held HIGH and $\overline{OE}$ is held LOW. |
| 5               | 10       | Vss      |     | Ground pin.                                                                                                                                                                                                                                                                                                                                        |
| 6               | 14       | CEO      | 0   | <ul> <li>The polarity of the RESET/OE pin can be read by sensing the CEO pin.</li> <li>Note 1: The polarity of the RESET/OE pin is ignored while in the Programming Mode. In final verification, this pin must be monitored to go LOW one clock cycle after the last data bit has been read.</li> </ul>                                            |
| 7               | 17       | Vpp      |     | Programming Voltage Supply. Programming Mode is entered<br>by holding CE and OE HIGH and VPP at VPP1 for two rising<br>clock edges and then lowering VPP to VPP2 for one more ris-<br>ing clock edge. A word is programmed by strobing the device<br>with VPP for the duration TPGM. VPP must be tied to VCC for<br>normal read operation.         |
| 8               | 20       | Vcc      |     | +5 V power supply input.                                                                                                                                                                                                                                                                                                                           |

| Symbol | Becometer Archient Terra creture: Terra 2500 / 500                | Lir  |        |       |  |
|--------|-------------------------------------------------------------------|------|--------|-------|--|
| Symbol | ParameterAmbient Temperature: Tamb = $25^{\circ}C \pm 5^{\circ}C$ | Min. | Max.   | Units |  |
| VCCP   | Supply voltage during programming                                 | 5.0  | 6.0    | V     |  |
| VIL    | Low-level input voltage                                           | 0.0  | 0.5    | V     |  |
| Vін    | High-level input voltage                                          | 2.4  | Vcc    | V     |  |
| Vol    | Low-level output voltage                                          | _    | 0.4    | V     |  |
| Vон    | High-level output voltage                                         | 3.7  | _      | V     |  |
| Vpp1   | Programming voltage*                                              | 12.5 | 13.5   | V     |  |
| Vpp2   | Programming Mode access voltage                                   | VCCP | VCCP+1 | V     |  |
| IPPP   | Supply current in Programming Mode                                |      | 100    | mA    |  |
| ١L     | Input or output leakage current                                   | -10  | 10     | μA    |  |
| VCCL   | First pass Low-level supply voltage for final verification        | 2.8  | 3.0    | V     |  |
| Vссн   | Second pass High-level supply voltage for final verification      | 6.4  | 6.6    | V     |  |

#### TABLE 11-4: DC PROGRAMMING SPECIFICATIONS

#### TABLE 11-5: AC PROGRAMMING SPECIFICATIONS (SEE NOTE 2)

| Symbol | Danaatan                                          | Lin  | nits | l lucitor | <b>0</b>   |
|--------|---------------------------------------------------|------|------|-----------|------------|
| Symbol | Parameter                                         | Min. | Max. | Units     | Conditions |
| TRPP   | 10% to 90% Rise Time of VPP                       | 1    |      | μs        | Note 1     |
| TFPP   | 90% to 10% Fall Time of VPP                       | 1    |      | μs        | Note 1     |
| Трдм   | VPP Programming Pulse Width                       | .50  | 1.05 | ms        |            |
| Tsvc   | VPP Setup to CLK for Entering Programming Mode    | 100  |      | ns        | Note 1     |
| TSVCE  | CE Setup to CLK for Entering Programming Mode     | 100  |      | ns        | Note 1     |
| TSVOE  | OE Setup to CLK for Entering Programming Mode     | 100  |      | ns        | Note 1     |
| Тнус   | VPP Hold from CLK for Entering Programming Mode   | 300  |      | ns        | Note 1     |
| TSDP   | Data Setup to CLK for Programming                 | 50   |      | ns        |            |
| THDP   | Data Hold from CLK for Programming                | 0    |      | ns        |            |
| TLCE   | CE Low time to clear data latches                 | 100  |      | ns        |            |
| Tscc   | CE Setup to CLK for Programming/Verifying         | 100  |      | ns        |            |
| Tsic   | OE Setup to CLK for Incrementing Address Counter  | 100  |      | ns        |            |
| Тніс   | OE Hold from CLK for Incrementing Address Counter | 0    |      | ns        |            |
| Тноу   | OE Hold from VPP                                  | 200  |      | ns        | Note 1     |
| TPCAC  | CLK to Data Valid                                 |      | 400  | ns        |            |
| Трон   | Data Hold from CLK                                | 0    |      | ns        |            |
| TPCE   | CE Low to Data Valid                              |      | 250  | ns        |            |

**Note 1:** This parameter is periodically sampled and not 100% tested.

**Note 2:** While in Programming Mode,  $\overline{CE}$  should only be changed while  $\overline{OE}$  is HIGH and has been HIGH for 200 ns, and  $\overline{OE}$  should only be changed while  $\overline{CE}$  is HIGH and has been HIGH for 200 ns.

#### FIGURE 11-3: ENTER AND EXIT PROGRAMMING MODES













#### FIGURE 11-6: READ MANUFACTURER AND DEVICE ID OVERVIEW





#### FIGURE 11-8: 37LVXXX PROGRAMMING SPECIFICATIONS



#### 37LV36/65/128 Product Identification System

To order or to obtain information, e.g., on pricing or delivery, please use the listed part numbers, and refer to the factory or the listed sales offices.



### WORLDWIDE SALES & SERVICE

#### AMERICAS

#### **Corporate Office**

Microchip Technology Inc. 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 602 786-7200 Fax: 602 786-7277 Technical Support: 602 786-7627 Web: http://www.microchip.com

#### Atlanta

Microchip Technology Inc. 500 Sugar Mill Road, Suite 200B Atlanta, GA 30350 Tel: 770 640-0034 Fax: 770 640-0307

#### Boston

Microchip Technology Inc. 5 Mount Royal Avenue Marlborough, MA 01752 Tel: 508 480-9990 Fax: 508 480-8575

#### Chicago

Microchip Technology Inc. 333 Pierce Road, Suite 180 Itasca, IL 60143 Tel: 708 285-0071 Fax: 708 285-0075

#### Dallas

Microchip Technology Inc. 14651 Dallas Parkway, Suite 816 Dallas, TX 75240-8809 Tel: 972 991-7177 Fax: 972 991-8588

#### Dayton

Microchip Technology Inc. Suite 150 Two Prestige Place Miamisburg, OH 45342 Tel: 513 291-1654 Fax: 513 291-9175

#### Los Angeles

Microchip Technology Inc. 18201 Von Karman, Suite 1090 Irvine, CA 92612 Tel: 714 263-1888 Fax: 714 263-1338

#### **New York**

Microchip Technmgy Inc. 150 Motor Parkway, Suite 416 Hauppauge, NY 11788 Tel: 516 273-5305 Fax: 516 273-5335

#### San Jose

Microchip Technology Inc. 2107 North First Street. Suite 590 San Jose, CA 95131 Tel: 408 436-7950 Fax: 408 436-7955

#### Toronto

Microchip Technology Inc. 5925 Airport Road, Suite 200 Mississauga, Ontario L4V 1W1, Canada Tel: 905 405-6279 Fax: 905 405-6253

#### ASIA/PACIFIC

#### China

Microchip Technology Unit 406 of Shanghai Golden Bridge Bldg. 2077 Yan'an Road West, Hongiao District Shanghai, Peoples Republic of China Tel: 86 21 6275 5700 Fax: 011 86 21 6275 5060

#### Hong Kong

Microchip Technology RM 3801B, Tower Two Metroplaza 223 Hing Fong Road Kwai Fong, N.T. Hong Kong Tel: 852 2 401 1200 Fax: 852 2 401 3431 India Microchip Technology No. 6, Legacy, Convent Road Bangalore 560 025 India Tel: 91 80 526 3148 Fax: 91 80 559 9840 Korea **Microchip Technology** 168-1, Youngbo Bldg. 3 Floor Samsung-Dong, Kangnam-Ku, Seoul, Korea Tel: 82 2 554 7200 Fax: 82 2 558 5934 Singapore Microchip Technology 200 Middle Road #10-03 Prime Centre Singapore 188980 Tel: 65 334 8870 Fax: 65 334 8850 Taiwan, R.O.C Microchip Technology

#### 10F-1C 207 Tung Hua North Road Taipei, Taiwan, ROC Tel: 886 2 717 7175 Fax: 886 2 545 0139

#### EUROPE

#### United Kingdom

Arizona Microchip Technology Ltd. Unit 6, The Courtyard Meadow Bank, Furlong Road Bourne End, Buckinghamshire SL8 5AJ Tel: 44 1628 850303 Fax: 44 1628 850178 France Arizona Microchip Technology SARL Zone Industrielle de la Bonde

2 Rue du Buisson aux Fraises

91300 Massy - France Tel: 33 1 69 53 63 20 Fax: 33 1 69 30 90 79 Germany

Arizona Microchip Technology GmbH Gustav-Heinemann-Ring 125 D-81739 Muenchen, Germany Tel: 49 89 627 144 0 Fax: 49 89 627 144 44 Italy

Arizona Microchip Technology SRL Centro Direzionale Colleone Pas Taurus 1 Viale Colleoni 1 20041 Agrate Brianza Milan Italy Tel: 39 39 6899939 Fax: 39 39 689 9883

#### JAPAN

Microchip Technology Intl. Inc. Benex S-1 6F 3-18-20, Shin Yokohama Kohoku-Ku, Yokohama Kanagawa 222 Japan Tel: 81 45 471 6166 Fax: 81 45 471 6122

9/3/96



All rights reserved. © 1996, Microchip Technology Incorporated, USA. 9/96

Printed on recycled paper.

Information contained in this publication regarding device applications and the like is intended through suggestion only and may be superseded by updates. No repre-sentation or warranty is given and no liability is assumed by Microchip Technology Incorporated with respect to the accuracy or use of such information, or infringement of patents or other intellectual property rights arising from such use or otherwise. Use of Microchip's products as critical components in life support systems is not authorized except with express written approval by Microchip Technology Inc. All rights reserved. All other trademarks mentioned herein are the property of their respective companies.