

# ADD3701 33/4 Digit DVM with Multiplexed 7-Segment Output

## **General Description**

The ADD3701 (MM74C936-1) monolithic DVM circuit is manufactured using standard complementary MOS (CMOS) technology. A pulse modulation analog-to-digital conversion technique is used and requires no external precision components. In addition, this technique allows the use of a reference voltage that is the same polarity as the input voltage.

One 5V (TTL) power supply is required. Operating with an isolated supply allows the conversion of positive as well as negative voltages. The sign of the input voltage is automatically determined and output on the sign pin. If the power supply is not isolated, only one polarity of voltage may be converted.

The conversion rate is set by an internal oscillator. The frequency of the oscillator can be set by an external RC network or the oscillator can be driven from an external frequency source. When using the external RC network, a square wave output is available. It is important to note that great care has been taken to synchronize digit multiplexing with the A/D conversion timing to eliminate noise due to power supply transients.

The ADD3701 has been designed to drive 7-segment multiplexed LED displays directly with the aid of external digit buffers and segment resistors. Under condition of overrange, the overflow output will go high and the display will read +OFL or -OFL, depending on whether the input voltage is positive or negative. In addition to this, the most significant digit is blanked when zero.

A start conversion input and a conversion complete output are included.

#### **Features**

- Operates from single 5V supply
- Converts 0 to ±3999 counts
- Multiplexed 7-segment
- Drives segments directly
- No external precision components necessary
- Accuracy specified over temperature
- Medium speed 400 ms/conversion
- Internal clock set with RC network or driven externally
- Overrange indicated by +OFL or -OFL display reading and OFLO output
- Analog inputs in applications shown can withstand ±200 Volts
- ADD3701 equivalent to MM74C936-1

## **Applications**

- Low cost digital power supply readouts
- Low cost digital multimeters
- Low cost digital panel meters
- Eliminate analog multiplexing by using remote A/D converters
- Convert analog transducers (temperature, pressure, displacement, etc.) to digital transducers
- Indicators and displays requiring readout up to 3999 counts

# **Connection Diagram**



Order Number ADD3701CCN See NS Package Number N28B TL/H/5682-1

## **Absolute Maximum Ratings** (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Voltage at Any Pin except

Start Conversion

-0.3V to  $V_{CC} + 0.3V$ 

Voltage at Start Conversion

-0.3V to +15.0V

ESD Susceptibility (Note 5)

TBDV

Operating Temperature Range (T<sub>A</sub>)

Package Dissipation at T<sub>A</sub>=25°C

Operating V<sub>CC</sub> Range Absolute Maximum V<sub>CC</sub>

Lead Temp. (Soldering, 10 seconds)
Storage Temperature Range

800mW 4.5V to 6.0V 6.5V 260°C

-65°C to +150°C

-40°C to +85°C

## **Electrical Characteristics**

4.75V ≤ V<sub>CC</sub> ≤ 5.25V, -40°C ≤ T<sub>A</sub> ≤ +85°C, unless otherwise specified.

|                     | Parameter                                                                     | Conditions                                                                                                             | Min                                          | Typ <sup>2</sup>                             | Max | Units    |
|---------------------|-------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|----------------------------------------------|-----|----------|
| V <sub>IN(1)</sub>  | Logical "1" Input Voltage                                                     |                                                                                                                        | V <sub>CC</sub> 1.5                          |                                              |     | ٧        |
| V <sub>IN(0)</sub>  | Logical "0" Input Voltage                                                     |                                                                                                                        |                                              |                                              | 1.5 | ٧        |
| V <sub>OUT(0)</sub> | Logical "0" Output Voltage<br>(All Digital Outputs Except<br>Digital Outputs) | I <sub>O</sub> =1.1 mA                                                                                                 |                                              |                                              | 0.4 | ٧        |
| V <sub>OUT(0)</sub> | Logical "0" Output Voltage<br>(Digit Outputs)                                 | I <sub>O</sub> =0.7 mA                                                                                                 |                                              |                                              | 0.4 | ٧        |
| V <sub>OUT(1)</sub> | Logical "1" Output Voltage<br>(All Segment Outputs)                           | I <sub>O</sub> = 50 mA @ T <sub>J</sub> = 25°C V <sub>CC</sub> = 5V<br>I <sub>O</sub> = 30 mA @ T <sub>J</sub> = 100°C | V <sub>CC</sub> -1.6<br>V <sub>CC</sub> -1.6 | V <sub>CC</sub> -1.3<br>V <sub>CC</sub> -1.3 |     | > >      |
| V <sub>OUT(1)</sub> | Logical "1" Output Voltage<br>(All Digital Outputs Except<br>Segment Outputs) | I <sub>O</sub> = 500 μA (Digit Outputs)<br>I <sub>O</sub> = 360 μA (Conv. Complete,<br>+/-, OFLO Outputs)              | V <sub>CC</sub> -0.4                         |                                              |     | ٧        |
| SOURCE              | Output Source Current<br>(Digital Outputs)                                    | V <sub>OUT</sub> = 1.0 V                                                                                               | 2.0                                          |                                              |     | mA       |
| l <sub>IN(1)</sub>  | Logical "1" Input Current (Start Conversion)                                  | V <sub>IN</sub> = 15V                                                                                                  |                                              |                                              | 1.0 | μΑ       |
| I <sub>IN(0)</sub>  | Logical "0" Input Current<br>(Start Conversion)                               | V <sub>IN</sub> = 0V                                                                                                   | -1.0                                         |                                              |     | μΑ       |
| lcc                 | Supply Current                                                                | Segments and Digits Open                                                                                               |                                              | 0.5                                          | 10  | mA       |
| fosc                | Oscillator Frequency                                                          |                                                                                                                        |                                              | 0.6/RC                                       |     | kHz      |
| f <sub>IN</sub>     | Clock Frequency                                                               |                                                                                                                        | 100                                          |                                              | 640 | kHz      |
| fc                  | Conversion Rate                                                               |                                                                                                                        |                                              | f <sub>IN</sub> /129,024                     |     | conv./se |
| f <sub>MUX</sub>    | Digit Mux Rate                                                                |                                                                                                                        |                                              | f <sub>IN</sub> /512                         |     | Hz       |
| t <sub>BLANK</sub>  | Inter Digit Blanking Time                                                     |                                                                                                                        |                                              | 1/(32f <sub>MUX</sub> )                      |     | seconds  |
| <sup>†</sup> SCPW   | Start Conversion Pulse Width                                                  |                                                                                                                        | 200                                          |                                              | DC  | ns       |

Note 1: Absolute Maximum Flatings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications do not apply when operating the device beyond its specified operating conditions.

Note 2: All typicals given for TA = 25°C.

Note 3: Full scale = 4000 counts; therefore 0.025% of full scale = 1 count and 0.05% of full scale = 2 counts.

Note 4: For 2.000 Volts full scale, 1 mV=2 counts.

Note 5: Human body model, 100 pF discharged through a 1.5  $k\Omega$  resistor.

# **Electrical Characteristics (Continued)**

 $t_C$  = 2.5 conversions/second, 0°C  $\leq$  T<sub>A</sub>  $\leq$  +70°C, unless otherwise specified.

| Parameter                                                   | Conditions                                                               | Min            | Typ <sup>2</sup> | Max            | Units % full scale (Note 3) |  |
|-------------------------------------------------------------|--------------------------------------------------------------------------|----------------|------------------|----------------|-----------------------------|--|
| Non-Linearity of Output<br>Reading                          | V <sub>IN</sub> =0-2V Full Scale<br>V <sub>IN</sub> =0-200 mV Full Scale | -0.05<br>-0.05 | ±0.025<br>±0.025 | ±0.05<br>±0.05 |                             |  |
| Quantization Error                                          |                                                                          | -1             |                  | +0             | counts                      |  |
| Offset Error, V <sub>IN</sub> =0V                           |                                                                          | -0.5           | + 1.5            | +3             | mV (Note 4)                 |  |
| Rollover Error                                              |                                                                          | -0             |                  | +0             | counts                      |  |
| Analog Input Current (V <sub>IN</sub> +, V <sub>IN</sub> -) | T <sub>A</sub> = 25°C                                                    | -5             | ±1               | +5             | nA                          |  |

# **Block Diagram**

## ADD3701 33/4-Digit DVM



### 2

## **Theory of Operation**

A schematic for the analog loop is shown in *Figure 1*. The output of SW1 is either at  $V_{REF}$  or zero volts, depending on the state of the D flip-flop. If Q is at a high level,  $V_{OUT} = V_{REF}$  and if Q is at a low level  $V_{OUT} = 0V$ . This voltage is then applied to the low pass filter comprised of R1 and C1. The output of this filter,  $V_{FB}$ , is connected to the negative input of the comparator, where it is compared to the analog input voltage,  $V_{IN}$ . The output of the comparator is connected to the D input of the D flip-flop. Information is then transferred from the D input to the Q and Q outputs on the positive edge of clock. This loop forms an oscillator whose duty cycle is precisely related to the analog input voltage,  $V_{IN}$ .

An example will demonstrate this relationship. Assume the input voltage is equal to 0.500 V. If the Q output of the D flipflop is high then  $V_{OUT}$  will equal  $V_{REF}$  (2.000 V) and  $V_{FB}$  will charge toward 2 V with a time constant equal to  $R_1C_1$ . At some time  $V_{FB}$  will exceed 0.500 V and the comparator output will switch to 0V. At the next clock rising edge the Q output of the D flip-flop will switch to ground, causing  $V_{OUT}$  to switch to 0V. At this time  $V_{FB}$  will start discharging toward 0V with a time constant  $R_1C_1$ . When  $V_{FB}$  is less than 0.5 V the comparator output will switch high. On the rising edge of the next clock the Q output of the D flip-flop will switch high and the process will repeat. There exists at the output of SW1 a square wave pulse train with positive amplitude  $V_{REF}$  and negative amplitude 0V.

The DC value of this pulse train is:

$$V_{OUT} = V_{REF} \frac{t_{ON}}{t_{ON} + t_{OFF}} = V_{REF}$$
 (duty cycle)

The lowpass filter will pass the DC value and then:

Since the closed loop system will always force  $V_{FB}$  to equal  $V_{IN}$ , we can then say that:

or

$$\frac{V_{IN}}{V_{REE}} = (duty cycle)$$

The duty cycle is logically ANDed with the input frequency  $f_{\text{IN}}$ . The resultant frequency f equals:

Frequency f is accumulated by counter no. 1 for a time determined by counter no. 2. The count contained in counter no. 1 is then:

$$\begin{aligned} \text{(count)} &= \frac{f}{(\text{clock})/N} = \frac{(\text{duty cycle}) \times (\text{clock})}{(\text{clock})/N} \\ &= \frac{V_{\text{IN}}}{V_{\text{REF}}} \times N \end{aligned}$$

For the ADD3701 N = 4000.





FIGURE 1. Analog Loop Schematic Pulse Modulation A/D Converter

### **General Information**

The timing diagram, shown in *Figure 2*, gives operation for the free running mode. Free running operation is obtained by connecting the Start Conversion input to logic "1" (V<sub>CC</sub>). In this mode the analog input is continuously converted and the display is updated at a rate equal to  $129,024 \times 1/f_{IN}$ .

The rising edge of the Conversion Complete output indicates that new information has been transferred from the internal counter to the display latch. This information will remain in the display latch until the next low-to-high transition of the Conversion Complete output. A logic "1" will be maintained on the Conversion Complete output for a time equal to 128  $\times$  1/ $f_{\rm IN}$ .

Figure 3 gives the operation using the Start Conversion input. It is important to note that the Start Conversion input and Conversion Complete output do not influence the actual analog-to-digital conversion in any way. Internally the ADD3701 is always continuously converting the analog voltage present at its input. The Start Conversion input is used to control the transfer of information from the internal counter to the display latch.

An RS latch on the Start Conversion input allows a broad range of input pulse widths to be used on this signal. As shown in *Figure 3*, the Conversion Complete output goes to a logic "0" on the rising edge of the Start Conversion pulse and goes to a logic "1" some time later when the new conversion is transferred from the internal counter to the display latch. Since the Start Conversion pulse can occur at any time during the conversion cycle, the amount of time from Start Conversion to Conversion Complete will vary. The maximum time is 129,024×1/f<sub>IN</sub> and the minimum time is 512×1/f<sub>IN</sub>.

## **Timing Waveforms**



FIGURE 2. Conversion Cycle Timing Diagram for Free Running Operation



FIGURE 3. Conversion Cycle Timing Diagram Operating with Start Conversion Input

## **Applications**

#### SYSTEM DESIGN CONSIDERATIONS

Perhaps the most important thing to consider when designing a system using the ADD3701 is power supply noise on the V<sub>CC</sub> and ground lines. Because a single power supply is used and currents in the 300 mA range are being switched, good circuit layout techniques cannot be overemphasized. Great care has been exercised in the design of the ADD3701 to minimize these problems but poor printed circuit layout can negate these features.

Figures 4, 5, and 6 show schematics of DVM systems. An attempt has been made to show, on these schematics, the proper distribution for ground and  $V_{CC}$ . To help isolate digital and analog portions of the circuit, the analog  $V_{CC}$  and ground have been separated from the digital  $V_{CC}$  and ground. Care must be taken to eliminate high current from flowing in the analog  $V_{CC}$  and ground wires. The most effective method of accomplishing this is to use a single ground point and a single  $V_{CC}$  point where all wires are brought together. In addition to this the conductors must be of sufficient size to prevent significant voltage drops.

To prevent switching noise from causing jitter problems, a voltage regulator with good high frequency response is necessary. The LM309 and the LM340-5 voltage regulators all function well and are shown in *Figures 4, 5,* and *6.* Adding more filtering than is shown will in general increase the jitter rather than decrease it.

The most important characteristics of transients on the  $V_{CC}$  line is the duration of the transient and not its amplitude.

Figure 4 shows a DPM system which converts 0 to  $\pm$ 3.999 counts operating from a non-isolated power supply. In this configuration the sign output could be  $\pm$  (logic "1") or  $\pm$ 0 (logic "0") and it should be ignored. Higher voltages could be converted by placing a fixed divider on the input; lower voltages could be converted by placing a fixed divider on the feedback, as shown in Figure 5.

Figures 5 and 6 show systems operating with an isolated supply that will convert positive and negative inputs. 60 Hz common mode input becomes a problem in this configuration and a transformer with an electrostatic shield between primary and secondary windings is shown. The necessity for using a shielded transformer depends on the performance requirements and the actual application.

The filter capacitors connected to V<sub>FB</sub> (pin 14) and V<sub>FLT</sub> (pin 11) should be low leakage. In the application examples shown every 1.0 nA of leakage current will cause 0.1 mV error  $(1.0\times10^{-9}\text{A}\times100~\text{k}\Omega=0.1~\text{mV})$ . If the leakage current in both capacitors is exactly the same no error will result since the source impedances driving them are matched.



3-274

3







Figure 7. ADD3701 Driving Liquid Crystal Display