

### LM3743

# N-Channel FET Synchronous Buck Controller for Low Output Voltages

## **General Description**

The LM3743 is a voltage mode PWM buck controller which implements synchronous rectification. It provides a low cost, fault tolerant, and efficient point of load solution. To reduce component count several parameters are fixed, such as switching frequency and the short circuit protection level. For example the LM3743 has an operating switching frequency of 300 kHz or 1 MHz and a fixed 500 mV high side current limit for switch node short-circuit protection. LM3743 is a very fault tolerant IC with switch node short-circuit, output undervoltage protection, and the ability to self recover after the removal of the fault. It avoids the need to over design components due to thermal runaway during a fault condition, thus resulting in a lower cost solution. It employs a proprietary monotonic glitch free pre-bias start-up method suited for FPGAs and ASIC logic devices. A 0.8V internal reference with ±1.75% accuracy is ideal for sub-volt conversion. An external programmable soft-start allows for tracking and timing flexibility. The driver features  $1.6\Omega$  of pull-up resistance and  $1\Omega$  of pull-down drive resistance for high power density and very efficient power processing.

#### **Features**

- Input voltage from 3.0V to 5.5V
- Output voltage adjustable down to 0.8V

- Reference accuracy: ±1.75%, over full temperature and input voltage range
- Low-side sensing programmable current limit
- Fixed high-side sensing for supplemental short-circuit protection
- Undervoltage protection
- Hiccup mode protection eliminates thermal runaway during fault conditions
- Externally programmable soft-start with tracking capability
- Switching frequency options of 1 MHz or 300 kHz
- Pre-bias start-up capability
- MSOP-10 package

### **Applications**

- ASIC/FPGA/DSP core power
- Broadband Communications
- Multi-media Set Top Boxes
- Networking Equipment
- Printers/Scanners
- Servers
- Low Voltage Distributed Power

## **Typical Application**



### **Connection Diagram**



10-Lead Plastic MSOP NS Package Number MUB10A Top View

## **Ordering Information**

| Order Number   | Frequency Option | Top Mark | NSC Package Drawing | Supplied As                 |
|----------------|------------------|----------|---------------------|-----------------------------|
| LM3743MM-300   | 300 kHz          | SKPB     | MUB10A              | 1000 units in Tape and Reel |
| LM3743MMX-300  | 300 kHz          | SKPB     | MUB10A              | 3500 units in Tape and Reel |
| LM3743MM-1000  | 1 MHz            | SKNB     | MUB10A              | 1000 units in Tape and Reel |
| LM3743MMX-1000 | 1 MHz            | SKNB     | MUB10A              | 3500 units in Tape and Reel |

## **Pin Descriptions**

VCC (Pin 1) Supply rail for the controller section of the IC. A minimum capacitance of 1  $\mu\text{F}$ , preferably a multi-layer ceramic capacitor type (MLCC), must be connected as close as possible to the  $V_{CC}$  and GND pin and a 1 to 4.99 $\Omega$  resistance must be connected in series from the supply rail to the Vcc pin. See VCC FILTERING in the Design Consideration section for further details.

**LGATE (Pin 2)** Gate drive for the low-side N-channel MOS-FET. This signal is interlocked with HGATE to avoid a shoot-through problem.

**GND** (Pin 3) Power ground (PGND) and signal ground (SGND). Connect the bottom feedback resistor between this pin and the feedback pin.

**ILIM (Pin 4)** Low side current limit threshold setting pin. This pin sources a fixed 50 μA current. A resistor of appropriate value should be connected between this pin and the drain of the low-side N-FET.

**FB** (Pin 5) Feedback pin. This is the inverting input of the error amplifier used for sensing the output voltage and compensating the control loop.

COMP/EN (Pin 6) Output of the error amplifier and enable pin. The voltage level on this pin is compared with an internally generated ramp signal to determine the duty cycle. This pin is necessary for compensating the control loop. Forcing this pin to ground will shut down the IC.

**SS/TRACK (Pin 7)** Soft-start and tracking pin. This pin is connected to the non-inverting input of the error amplifier during initial soft-start, or any time the voltage is below the reference. To track the rising ramp of another power supply's output, connect a resistor divider from the output of that supply to this pin as described in Application Information.

**SW** (Pin 8) Switch pin. The lower rail of the high-side N-FET driver. Also used for the high side current limit sensing.

**HGATE (Pin 9)** Gate drive for the high-side N-channel MOS-FET. This signal is interlocked with LGATE to avoid a shoot-through problem.

**BOOT** (Pin 10) Supply rail for the N-channel MOSFET high gate drive. The voltage should be at least one gate threshold above the regulator input voltage to properly turn on the high-side N-FET. See MOSFET Gate Drivers in the Application Information section for more details on how to select MOSFETs.

## **Absolute Maximum Ratings** (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

 $\begin{array}{ccc} V_{CC} & -0.3 \text{V to 6V} \\ \text{SW to GND} & -0.3 \text{V to 6V} \\ \text{Boot to GND} & -0.3 \text{V to 12V} \\ \text{Boot to SW} & -0.3 \text{V to 6V} \end{array}$ 

SS/TRACK, ILIM,

COMP/EN,FB to GND -0.3V to  $V_{CC}$ Junction Temperature  $150^{\circ}C$ Storage Temperature  $-65^{\circ}C$  to  $150^{\circ}C$  Soldering Information

Lead Temperature (soldering, 10sec)  $260^{\circ}$ C Infrared or Convection (20sec)  $235^{\circ}$ C ESD Rating (Note 3) +/-2 kV

## **Operating Ratings**

Supply Voltage Range,  $V_{CC}$  (Note 2) 3.0V to 5.5V Junction Temperature Range ( $T_J$ )  $-40^{\circ}C$  to  $+125^{\circ}C$ 

**Electrical Characteristics**  $V_{CC} = 3.3V$ , COMP/EN floating unless otherwise indicated in the conditions column. Limits in standard type are for  $T_J = 25^{\circ}C$  only; limits in boldface type apply over the junction temperature  $(T_J)$  range of -40°C to +125°C. Minimum and Maximum limits are guaranteed through test, design, or statistical correlation. Typical values represent the most likely parametric norm at  $T_J = 25^{\circ}C$ , and are provided for reference purposes only.

| Symbol                 | Parameter                                       | Conditions                                                    | Min   | Тур  | Max   | Units |
|------------------------|-------------------------------------------------|---------------------------------------------------------------|-------|------|-------|-------|
| SYSTEM P               | ARAMETERS                                       |                                                               |       |      | •     |       |
| V <sub>FB</sub>        | FB pin voltage in regulation                    | 3.0V ≤ V <sub>CC</sub> ≤ 5.5V                                 | 0.786 | 0.8  | 0.814 | V     |
| V <sub>UVLO</sub>      | UVLO thresholds                                 | Input voltage rising                                          |       | 2.84 | 3.0   | V     |
|                        |                                                 | Input voltage falling                                         | 2.45  | 2.66 |       | V     |
| I <sub>VCC</sub>       | Operating V <sub>CC</sub> current               | f <sub>SW</sub> = 300 kHz, LM3743-300                         |       | 1.5  | 2.5   | mA    |
|                        | Operating V <sub>CC</sub> current               | f <sub>SW</sub> = 1 MHz, LM3743-1000                          |       | 1.8  | 3.0   | mA    |
|                        | Shutdown V <sub>CC</sub> current                | COMP/EN = 0V                                                  |       | 6    | 50    | μΑ    |
| I <sub>SS/TRACK</sub>  | SS/TRACK pin source current                     | V <sub>SS/TRACK</sub> = 0V                                    | 8     | 10.2 | 12.5  | μΑ    |
| I <sub>ILIM</sub>      | ILIM pin source current                         | V <sub>ILIM</sub> = 0V                                        | 42.5  | 50   | 57.5  | μΑ    |
| V <sub>ILIM</sub>      | Current Limit Trip Level                        |                                                               | -25   | 0    | 25    | mV    |
| I <sub>COMP/EN</sub>   | COMP/EN pin pull-up current                     | $V_{COMP/EN} = 0V$                                            |       | 4    |       | μΑ    |
| V <sub>HS-CLIM</sub>   | High-side current limit threshold               | Measured at V <sub>CC</sub> pin with respect to SW            |       | 500  |       | mV    |
| ERROR AI               | MPLIFER                                         | ,                                                             |       |      |       |       |
| GBW                    | Error Amplifier Unity Gain Bandwidth            |                                                               |       | 30   |       | MHz   |
| G                      | Error Amplifier DC Gain                         |                                                               |       | 90   |       | dB    |
| SR                     | Error Amplifier Slew Rate                       |                                                               |       | 6    |       | V/ms  |
| I <sub>FB</sub>        | FB pin Bias Current                             |                                                               |       | 10   | 200   | nA    |
| I <sub>EAO</sub>       | EAO pin sourcing/sinking current                | $V_{COMP/EN} = 1.5, V_{FB} = 0.75V$                           |       | 1.7  |       |       |
|                        | capability                                      | $V_{COMP/EN} = 1.5, V_{FB} = 0.85V$                           |       | -1   |       | mA    |
| GATE DRI               | VE                                              |                                                               | •     |      |       |       |
| I <sub>SHDN-BOOT</sub> | BOOT Pin Shutdown Current                       | $V_{BOOT}$ - $V_{SW} = 3.3V$ , $V_{COMP/EN} = 0V$             |       | 25   | 50    | μΑ    |
| R <sub>HG-UP</sub>     | High Side MOSFET Driver Pull-up ON              | $V_{BOOT}$ - $V_{SW} = 3.3V$ , $I_{HGATE} = 350$ mA           |       | 1.6  |       | Ω     |
|                        | resistance                                      | (sourcing)                                                    |       |      |       |       |
| $R_{HG-DN}$            | High Side MOSFET Driver Pull-down ON resistance | $V_{BOOT}$ - $V_{SW} = 3.3V$ , $I_{HGATE} = 350$ mA (sinking) |       | 1    |       | Ω     |
| R <sub>LG-UP</sub>     | Low Side MOSFET Driver Pull-up ON resistance    | $V_{CC} = 3.3V$ , $I_{LGATE} = 350mA$ (sourcing)              |       | 1.6  |       | Ω     |
| R <sub>LG-DN</sub>     | Low Side MOSFET Driver Pull-down ON resistance  | $V_{CC} = 3.3V$ , $I_{LGATE} = 350mA$ (sinking)               |       | 1    |       | Ω     |
| OSCILLAT               | OR                                              | 1                                                             |       |      | 1     |       |
| f <sub>SW</sub>        | Oscillator Frequency                            | 3.0V ≤ V <sub>CC</sub> ≤ 5.5V, LM3743-300                     | 255   | 300  | 345   | kHz   |
|                        |                                                 | 3.0V ≤ V <sub>CC</sub> ≤ 5.5V, LM3743-1000                    | 850   | 1000 | 1150  |       |
| D <sub>MAX</sub>       | Max Duty Cycle                                  | f <sub>SW</sub> = 300 kHz, LM3743-300                         | 85    | 91   |       | %     |
|                        |                                                 | f <sub>SW</sub> = 1 MHz, LM3743-1000                          | 69    | 76   |       |       |
|                        | <del>•</del>                                    | <del>•</del>                                                  | •     | •    |       |       |

**Electrical Characteristics**  $V_{CC} = 3.3V$ , COMP/EN floating unless otherwise indicated in the conditions column. Limits in standard type are for  $T_J = 25^{\circ}C$  only; limits in boldface type apply over the junction temperature  $(T_J)$  range of -40°C to +125°C. Minimum and Maximum limits are guaranteed through test, design, or statistical correlation. Typical values represent the most likely parametric norm at  $T_J = 25^{\circ}C$ , and are provided for reference purposes only. (Continued)

| Symbol                  | Parameter                                  | Conditions | Min | Тур  | Max | Units  |
|-------------------------|--------------------------------------------|------------|-----|------|-----|--------|
| V <sub>RAMP</sub>       | PWM Ramp Amplitude                         |            |     | 1.0  |     | V      |
| LOGIC INP               | UTS AND OUTPUTS                            |            |     |      |     |        |
| V <sub>COMP/EN-HI</sub> | COMP/EN pin logic high trip-point          |            |     | 0.65 | 0.9 | V      |
| V <sub>COMP/EN-LO</sub> | COMP/EN pin logic low trip-point           |            | 0.1 | 0.45 |     | V      |
| HICCUP M                | ODE                                        |            |     |      |     |        |
| N <sub>LSCYCLES</sub>   | Low-side sensing cycles before hiccup      |            |     | 15   |     | Cycles |
|                         | mode                                       |            |     |      |     |        |
| N <sub>LSRESET</sub>    | Low-side sensing cycles reset without      |            |     | 32   |     | Cycles |
|                         | activating current limit                   |            |     |      |     |        |
| $V_{UVP}$               | Under Voltage Protection comparator        |            |     | 400  |     | mV     |
|                         | threshold                                  |            |     |      |     |        |
| t <sub>GLICH-UVP</sub>  | Under Voltage Protection fault time before |            |     | 7    |     | μs     |
|                         | hiccup mode                                |            |     |      |     |        |
| t <sub>HICCUP</sub>     | Hiccup timeout                             |            |     | 5.5  |     | ms     |
| t <sub>ss</sub>         | Soft-start time coming out of hiccup mode  |            |     | 3.6  |     | ms     |
| THERMAL                 | RESISTANCE                                 |            |     |      |     |        |
| $\theta_{JA}$           | Junction to Ambient Thermal Resistance     |            |     | 235  |     | °C/W   |

Note 1: Absolute maximum ratings indicate limits beyond which damage to the device may occur. Operating ratings indicate conditions for which the device operates correctly. Operating Ratings do not imply guaranteed performance limits.

Note 2: Practical lower limit of V<sub>CC</sub> depends on selection of the external MOSFET. See the MOSFET GATE DRIVERS section under Application Information for further details.

Note 3: ESD using the human body model which is a 100 pF capacitor discharged through a 1.5 kΩ resistor into each pin. Test method is per JESD22–A114.

## **Block Diagram**



## $\textbf{Typical Performance Characteristics} \quad V_{\text{IN}} = 3.3, \ T_{\text{J}} = 25 ^{\circ}\text{C}, \ I_{\text{LOAD}} = 1 \text{A unless otherwise specified}.$









20177458



Frequency vs Temperature  $f_{SW} = 300 \text{ kHz}$ 1.0 0.8 0.6 NORMALIZED (%) 0.4 0.2 0.0 -0.2 -0.4 -0.6 -0.8 -1.0 -50 -25 0 25 50 75 100 125 TEMPERATURE (°C)

201774A2

## **Typical Performance Characteristics** $V_{IN} = 3.3$ , $T_J = 25^{\circ}C$ , $I_{LOAD} = 1A$ unless otherwise

specified. (Continued)





 $I_{SHDN\_BOOT}$  vs Temperature  $f_{SW} = 1 \text{ MHz}$ 



20177463



I<sub>LIM</sub> vs Temperature f<sub>SW</sub> = 1 MHz



20177464



20177466

## **Typical Performance Characteristics** V<sub>IN</sub> = 3.3, T<sub>J</sub> = 25°C, I<sub>LOAD</sub> = 1A unless otherwise

specified. (Continued)



Line Regulation



20177469



I<sub>VCC</sub> vs Temperature f<sub>SW</sub> = 300 kHz



20177468

Line Regulation



20177470

Load Regulation



20177472

## $\textbf{Typical Performance Characteristics} \ V_{\text{IN}} = 3.3, \ T_{\text{J}} = 25^{\circ}\text{C}, \ I_{\text{LOAD}} = 1 \text{A unless otherwise}$

specified. (Continued)





5

8

9

4

LOAD CURRENT (A)

2 3

0 1









## Typical Performance Characteristics $V_{IN} = 3.3$ , $T_J = 25^{\circ}C$ , $I_{LOAD} = 1A$ unless otherwise

specified. (Continued)



20177495



20177493



Efficiency vs Load f<sub>SW</sub> = 300 kHz, V<sub>OUT</sub> = 1.8V



20177494



20177492



20177496

## **Typical Performance Characteristics** $V_{\text{IN}}$ = 3.3, $T_{\text{J}}$ = 25°C, $I_{\text{LOAD}}$ = 1A unless otherwise

specified. (Continued)

Load Transient Response  $f_{SW}$  = 1 MHz,  $V_{IN}$  = 3.3V,  $I_{LOAD}$  = 100 mA to 3.5A (Refer to AN-1450 for BOM)



20177497



 $\begin{aligned} & \text{Load Transient Response} \\ \text{f}_{\text{SW}} &= 300 \text{ kHz, V}_{\text{IN}} = 3.3 \text{V, I}_{\text{LOAD}} = 100 \text{ mA to } 3.5 \text{A} \\ & \text{(Refer to AN-1450 for BOM)} \end{aligned}$ 



20177498

#### Pre Bias Startup



201774A0

## **Application Information**

#### THEORY OF OPERATION

The LM3743 is a voltage mode PWM buck controller featuring synchronous rectification at 300 kHz or 1 MHz. In steady state operation the LM3743 is always synchronous even at no load, thus simplifying the compensation design. The LM3743 ensures a smooth and controlled start-up to support pre-biased outputs. Two levels of current limit protection enhance the robustness of the power supply and requires no current sense resistor in the power path. The primary level of protection is the low side current limit and is achieved by sensing the voltage  $\rm V_{DS}$  across the low side MOSFET. The second level of protection is the high side current limit, which protects power components from extremely high currents, caused by switch node short to ground.

#### **NORMAL OPERATION**

While in normal operation, the LM3743 IC controls the output voltage by controlling the duty cycle of the power FETs. The DC level of the output voltage is determined by a pair of feedback resistors using the following equation:

$$V_{OUT} = 0.8 x \frac{R3 + R2}{R3}$$

(Designators refer to the Typical Application Circuit in the front page)

For synchronous buck regulators, the duty ratio D is approximately equal to:

$$D = \frac{V_{OUT}}{V_{IN}}$$

#### START UP

The LM3743 IC begins to operate when the COMP/EN pin is released from a clamped condition and the voltage at the  $V_{\rm CC}$  pin has exceeded 2.84V. Once these two conditions have been met the internal  $10\mu A$  current source begins to charge the soft-start capacitor connected at the SS/TRACK pin. During soft-start the voltage on the soft-start capacitor is connected internally to the non-inverting input of the error amplifier. The soft-start period lasts until the voltage on the soft-start capacitor exceeds the LM3743 reference voltage of 0.8V. At this point the reference voltage takes over at the non-inverting error amplifier input. The capacitance determines the length of the soft-start period, and can be approximated by:

$$C4 = (t_{SS} \times 10 \mu A) / 0.8V$$

Where  $t_{SS}$  is the desired soft-start time. In the event of either  $V_{CC}$  falling below UVLO or COMP/EN pin being pulled below 0.45V, the soft-start pin will discharge C4 to allow the output voltage to recover smoothly.

#### START UP WITH PRE-BIAS

A pre-bias output is a condition in which current from another source has charged up the output capacitor of the switching regulator before it has been turned on. The LM3743 features a proprietary glitch free monotonic pre-bias start-up method designed to ramp the output voltage from a pre-biased rail to the target nominal output voltage. The IC limits the on time of the low-side FET to 150 ns (typ) during soft-start, while

allowing the high-side FET to adjust it's time according to soft-start voltage,  $V_{\rm OUT}$ , and the internal voltage ramp. Any further commutation of the load current is carried by the body diode of the low-side FET or an external Schottky diode, if used. The low side current limit is active during soft-start while allowing the asynchronous switching. When soft-start is completed, the on-time of the low-side FET is allowed to increase in a controlled fashion up to the steady state duty cycle determined by the control loop. A plot of the LM3743 starting up into a pre-biased condition is shown in the Typical Performance Characteristics section.

Note that the pre-bias voltage must not be greater than the target output voltage of the LM3743, otherwise the LM3743 will pull the pre-bias supply down during steady state operation.

#### TRACKING WITH EQUAL SOFT-START TIME

The LM3743 can track the output of a master power supply during soft-start by connecting a resistor divider to the SS/TRACK pin. In this way, the output voltage slew rate of the LM3743 will be controlled by the master supply for loads that require precise sequencing. When the tracking function is used, no soft-start capacitor should be connected to the SS/TRACK pin. However in all other cases, a capacitor value (C4) of at least 560 pF should be connected between the soft-start pin and ground.



FIGURE 1. Tracking Circuit

One way to use the tracking feature is to design the tracking resistor divider so that the master supply's output voltage ( $V_{\rm OUT1}$ ) and the LM3743's output voltage (represented symbolically in *Figure 1* as  $V_{\rm OUT2}$ , i.e. without explicitly showing the power components) both rise together and reach their target values at the same time. For this case, the equation governing the values of the tracking divider resistors  $R_{\rm T1}$  and  $R_{\rm T2}$  is:

$$R_{T1} = \frac{0.85}{V_{OUT1} - 0.85} \times R_{T2}$$

The top resistance  $R_{T2}$  must be set to 1  $k\Omega$  in order to limit current into the LM3743 during UVLO or shutdown. The final voltage of the SS/TRACK pin should be slightly higher than the feedback voltage of 0.8V, say about 0.85V as in the above equation. The 50 mV difference will ensure the LM3743 to reach regulation slightly before the master supply. If the master supply voltage was 5V and the LM3743

output voltage was 1.8V, for example, then the value of  $R_{T1}$  needed to give the two supplies identical soft-start times would be  $205\Omega.$  A timing diagram for the equal soft-start time case is shown in  $\it Figure~2.$ 



FIGURE 2. Tracking with Equal Soft-Start Time

#### TRACKING WITH EQUAL SLEW RATES

The tracking feature can alternatively be used not to make both rails reach regulation at the same time but rather to have similar rise rates (in terms of output dV/dt). In this case, the tracking resistors can be determined based on the following equation:

$$R_{T1} = \frac{0.80}{V_{OUT2} - 0.80} \times R_{T2}$$

For the example case of  $V_{OUT1}=5V$  and  $V_{OUT2}=1.8V$ , with  $R_{T2}$  set to 1  $k\Omega$  as before,  $R_{T1}$  is calculated from the above equation to be  $887\Omega$ . A timing diagram for the case of equal slew rates is shown in *Figure 3*.



FIGURE 3. Tracking with Equal Slew Rate

#### TRACKING AND SHUTDOWN SEQUENCING

LM3743 is designed to track the output of a master power supply during start-up, but when the master supply powers down the output capacitor of the LM3743 will discharge cycle by cycle through the low-side FET. The off-time will reach

100% when the voltage at the track pin reaches zero volts. This condition will persist as long as the master output voltage is zero volts and the drivers of the LM3743 are still on. For example if the load is required to not be discharged, the drivers must be shut-off before the master powers down. This is achieved by shutting down the LM3743 or bring  $V_{\rm CC}$  below UVLO falling threshold. In this case the load will not be discharged.

#### **SHUTDOWN**

The LM3743 IC can be put into shutdown mode by bringing the voltage at the COMP/EN pin below 0.45V (typ). The quiescent current during shutdown is approximately 6  $\mu A$  (typ). During shutdown both the high-side and low-side FETs are disabled. The soft-start capacitor is discharged through an internal FET so that the output voltage rises in a controlled fashion when the part is enabled again. When enabled a 4  $\mu A$  pull-up current increases the charge of the compensation capacitors.

#### **UNDER VOLTAGE LOCK-OUT (UVLO)**

If  $V_{\rm CC}$  drops below 2.66V (typ), the chip enters UVLO mode. UVLO consists of turning off the top and bottom FETs and remaining in that condition until  $V_{\rm CC}$  rises above 2.84V (typ). As with shutdown, the soft-start capacitor is discharged through an internal FET, ensuring that the next start-up will be controlled by the soft-start circuitry.

#### **MOSFET GATE DRIVE**

The LM3743 has two gate drivers designed for driving N-channel MOSFETs in synchronous mode. Power for the high gate driver is supplied through the BOOT pin, while driving power for the low gate is provided through the  $V_{\rm CC}$  pin. The BOOT voltage is supplied from a local charge pump structure which consists of a Schottky diode and 0.1  $\mu F$  capacitor, shown in Figure 4. Since the bootstrap capacitor (C10) is connected to the SW node, the peak voltage impressed on the BOOT pin is the sum of the input voltage  $(V_{\rm IN})$  plus the voltage across the bootstrap capacitor (ignoring any forward drop across the bootstrap diode). The bootstrap capacitor is charged up by  $V_{\rm IN}$  (called  $V_{\rm BOOT\_DC}$  here) whenever the upper MOSFET turns off.



FIGURE 4. Charge Pump Circuit and Driver Circuitry

The output of the low-side driver swings between  $V_{CC}$  and ground, whereas the output of the high-side driver swings between  $V_{IN} + V_{BOOT\_DC}$  and  $V_{IN}$ . To keep the high-side MOSFET fully on, the Gate pin voltage of the MOSFET must be higher than its instantaneous Source pin voltage by an amount equal to the 'Miller plateau'. It can be shown that this plateau is equal to the threshold voltage of the chosen MOSFET plus a small amount equal to  $I_{OUT}/g$ . Here  $I_{OUT}$  is the maximum load current of the application, and g is the transconductance of this MOSFET (typically about 100 for logic-level devices). That means we must choose  $V_{BOOT\_DC}$  to at least exceed the Miller plateau level. This may therefore affect the choice of the threshold voltage of the external MOSFETs, and that in turn may depend on the chosen  $V_{IN}$  rail.

So far in the discussion above, the forward drop across the bootstrap diode has been ignored. But since that does affect the output of the driver, it is a good idea to include this drop in the following examples. Looking at the Typical Application schematic, this means that the difference voltage  $V_{\rm IN}$  -  $V_{\rm D1}$ , which is the voltage the bootstrap capacitor charges up to, must always be greater than the maximum tolerance limit of the threshold voltage of the upper MOSFET. Here  $V_{\rm D1}$  is the forward voltage drop across the bootstrap diode D1. This voltage drop may place restrictions on the type of MOSFET selected.

The capacitor C10 serves to maintain enough voltage between the top MOSFET gate and source to control the device even when the top MOSFET is on and its source has risen up to the input voltage level. The charge pump circuitry is fed from V<sub>IN</sub>, which can operate over a range from 3.0V to 5.5V. Using this basic method the voltage applied to the high side gate  $V_{IN}$  -  $V_{D1}$ . This method works well when  $V_{IN}$  is 5V±10%, because the gate drives will get at least 4.0V of drive voltage during the worst case of  $V_{\text{IN-MIN}} = 4.5V$  and V<sub>D1-MAX</sub> = 0.5V. Logic level MOSFETs generally specify their on-resistance at  $V_{GS} = 4.5V$ . When  $V_{CC} = 3.3V \pm 10\%$ , the gate drive at worst case could go as low as 2.5V. Logic level MOSFETs are not guaranteed to turn on, or may have much higher on-resistance at 2.5V. Sub-logic level MOSFETs, usually specified at V<sub>GS</sub> = 2.5V, will work, but are more expensive and tend to have higher on-resistance.

#### LOW-SIDE CURRENT LIMIT

The main current limit of the LM3743 is realized by sensing the voltage drop across the low-side FET as the load current passes through it. The  $\rm R_{DSON}$  of the MOSFET is a known value; hence the voltage across the MOSFET can be determined as:

$$V_{DS} = I_{OUT} \times R_{DSON}$$

The current flowing through the low-side MOSFET while it is on is the falling portion of the inductor current. The current limit threshold is determined by an external resistor, R1, connected between the switching node and the ILIM pin. A constant current (I $_{\rm ILIM}$ ) of 50  $\mu{\rm A}$  typical is forced through R1, causing a fixed voltage drop. This fixed voltage is compared against V $_{\rm DS}$  and if the latter is higher, the current limit of the chip has been reached. To obtain a more accurate value for R1 you must consider the operating values of R $_{\rm DSON}$  and I $_{\rm ILIM}$  at their operating temperatures in your application and the effect of slight parameter variations from part to part. R1 can be found by using the following equation using the

 $R_{DSON}$  value of the low side MOSFET at it's expected hot temperature and the absolute minimum value expected over the full temperature range for the  $I_{ILIM}$  which is 42.5  $\mu A$ :

$$R1 = R_{DSON-HOT} \times I_{CLIM} / I_{ILIM}$$

For example, a conservative 15A current limit ( $I_{CLIM}$ ) in a 10A design with a  $R_{DSON\text{-}HOT}$  of 10 m $\Omega$  would require a 3.83 k $\Omega$  resistor. The LM3743 enters current limit mode if the inductor current exceeds the set current limit threshold. The inductor current is first sampled 50 ns after the low-side MOSFET turns on. Note that in normal operation mode the high-side MOSFET always turns on at the beginning of a clock cycle. In current limit mode, by contrast, the high-side MOSFET on-pulse is skipped. This causes inductor current to fall. Unlike a normal operation switching cycle, however, in a current limit mode switching cycle the high-side MOSFET will turn on as soon as inductor current has fallen to the current limit threshold.



FIGURE 5. Current Limit Threshold

The low-side current sensing scheme can only limit the current during the converter off-time, when inductor current is falling. Therefore in a typical current limit plot the valleys are normally well defined, but the peaks are variable, according to the duty cycle, see *Figure 5*. The PWM error amplifier and comparator control the pulse of the high-side MOSFET, even during current limit mode, meaning that peak inductor current can exceed the current limit threshold. For example, during an output short-circuit to ground, and assuming that the output inductor does not saturate, the maximum peak inductor current during current limit mode can be calculated with the following equation:

$$I_{PK-CL} = I_{CLIM} + (T_{SW} - 200 \text{ ns}) \frac{V_{IN} - V_{O}}{L}$$

Where  $T_{SW}$  is the inverse of switching frequency  $f_{SW}$ . The 200 ns term represents the minimum off-time of the duty cycle, which ensures enough time for correct operation of the current sensing circuitry.

In order to minimize the temperature effects of the peak inductor currents, the IC enters hiccup mode after 15 over current events, or a long current limit event that lasts 15 switching cycles (the counter is reset when 32 non-current

limit cycles occur in between two current limit events). Hiccup mode will be discussed in further detail in the "Hiccup Mode and Internal Soft-Start" section.

#### HIGH-SIDE COARSE CURRENT LIMIT

The LM3743 employs a comparator to monitor the voltage across the high-side MOSFET when it is on. This provides protection for short circuits from switch node to ground or the case when the inductor is shorted, which the low side current limit cannot detect. A 200 ns blanking time period after the high-side FET turns on is used to prevent switching transient voltages from tripping the high-side current limit without cause. If the difference between  $\rm V_{\rm CC}$  pin and SW pin voltage exceeds 500 mV, the LM3743 will immediately enter hiccup mode (see Hiccup Mode section).

#### **OUTPUT UNDER-VOLTAGE PROTECTION (UVP)**

After the end of soft-start the output UVP comparator is activated. The threshold is 50% of the feedback voltage. Once the comparator indicates UVP for more than 7  $\mu s$  typ. (glitch filter time), the IC goes into hiccup mode.

#### HICCUP MODE AND INTERNAL SOFT-START

Hiccup protection mode is designed to protect the external components of the circuit (output inductor, FETs, and input voltage source) from thermal stress. During hiccup mode, the LM3743 disables both the high-side and low-side FETs and begins a cool down period of 5.5 ms. At the conclusion of this cool down period, the regulator performs an internal 3.6 ms soft-start. There are three distinct conditions under which the IC will enter the hiccup protection mode:

- The low-side current sensing threshold has exceeded the current limit threshold for fifteen sampled cycles, see Figure 6. Each cycle is sampled at the start of each off time (t<sub>OFF</sub>). The low-side current limit counter is reset when 32 consecutive non-current limit cycles occur in between two current limit events.
- The high-side current limit comparator has sensed a differential voltage larger than 500 mV.
- The voltage at the FB pin has fallen below 0.4V, and the UVP comparator has sensed this condition for 7 μs (during steady state operation).

The band gap reference, the external soft-start, and internal hiccup soft-start of 3.6 ms (typ) connect to the non-inverting input of the error amplifier through a multiplexer. The lowest voltage of the three connects directly to the non-inverting input. Hiccup mode will not discharge the external soft-start, only UVLO or shut-down will. When in hiccup mode the internal 5.5 ms timer is set, and the internal soft-start capacitor is discharged. After the 5.5 ms timeout, the internal 3.6 ms soft-start begins, see *Figure 7*. During soft-start, only low-side current limit and high side current limit can put the LM3743 into hiccup mode.



FIGURE 6. Entering Hiccup Mode



FIGURE 7. Hiccup Time-Out and Internal Soft-Start

For example, if the low-side current limit is 10A, then once in overload the low-side current limit controls the valley current and only allows an average amount of 10A plus the ripple current to pass through the inductor and FETs for 15 switching cycles. In such an amount of time, the temperature rise is very small. Once in hiccup mode, the average current through the high-side FET is:

 $I_{HSF\text{-}AVE}$  = ( $I_{CLIM}$  +  $\Delta I)$  x [ D(15 cycles x  $T_{SW})$  ] / 5.5 ms equals 71 mA. With an arbitrary D = 60%, ripple current of 3A, and a 300 kHz switching frequency.

The average current through the low-side FET is:

 $I_{LSF-AVE} = (I_{CLIM} + \Delta I) \times [(1-D) \times (15 \text{ cycles x T}_{SW})] / 5.5 \text{ ms}$  equals 47 mA,

And the average current through the inductor is:

 $I_{L\text{-AVE}} = (I_{\text{CLIM}} + \Delta I) \; x \; [ \; (15 \; \text{cycles} \; x \; T_{\text{SW}}) \; ] \; / \; 5.5 \; \text{ms}$  equals 118 mA.

#### **DESIGN CONSIDERATIONS**

The following is a design procedure for selecting all the components in the Typical Application circuit on the front page. This design converts 5V ( $V_{\rm IN}$ ) to 1.8V ( $V_{\rm OUT}$ ) at a maximum load of 10A with an efficiency of 90% and a switching frequency of 300 kHz. The same procedures can

be followed to create many other designs with varying input voltages, output voltages, load currents, and switching frequency.

#### **Switching Frequency**

Selection of the operating switching frequency is based on trade-offs between size, cost, efficiency, and response time. For example, a lower frequency will require larger more expensive inductors and capacitors. While a higher switching frequency will generally reduce the size of these components, but will have a reduction in efficiency. Fast switching converters allow for higher loop gain bandwidths, which in turn have the ability to respond quickly to load and line transients. For the example application we have chosen a 300 kHz switching frequency because it will reduce the switching power losses and in turn allow for higher conduction losses considering the same power loss criteria, thus it is possible to sustain a higher load current.

#### **Output Inductor**

The output inductor is responsible for smoothing the square wave created by the switching action and for controlling the output current ripple ( $\Delta I_{OUT}$ ) also called the AC component of the inductor current. The DC current into the load is equal to the average current flowing in the inductor. The inductance is chosen by selecting between trade-offs in efficiency, size, and response time. The recommended percentage of AC component to DC current is 30% to 40%, this will provide the best trade-off between energy requirements and size, (read AN-1197 for theoretical analysis). Another criteria is the ability to respond to large load transient responses; the smaller the output inductor, the more quickly the converter can respond. The equation for output inductor selection is:

$$L = \frac{V_{\text{IN-MAX}} - V_{\text{OUT}}}{\Delta I_{\text{OUT}} \times f_{\text{SW}}} \times D_{\text{MIN}}$$

$$L = \frac{5.5V - 1.8V}{0.3 \times 10A \times 300 \text{ kHz}} \times \frac{1.8V}{5.5V}$$

$$L = 1.34 \mu H$$

Here we have plugged in the values for input voltage, output voltage, switching frequency, and 30% of the maximum load current. This yields an inductance of 1.34  $\mu$ H. The output inductor must be rated to handle the peak current (also equal to the peak switch current), which is ( $I_{OUT}$  + (0.5 x  $\Delta I_{OUT}$ )) = 11.5A, for a 10A design and a AC current of 3A.

The Coiltronics DR125–1R5 is 1.5  $\mu$ H, is rated to 13.8A RMS current, and has a direct current resistance (DCR) of 3 m $\Omega$ . After selecting the Coiltronics DR125–1R5 for the output inductor, actual inductor current ripple must be re-calculated with the selected inductance value. This information is needed to determine the RMS current through the input and output capacitors. Re-arranging the equation used to select inductance yields the following:

$$\Delta I_{OUT} = \frac{V_{IN(MAX)} - V_{OUT}}{f_{SW} x L_{ACTUAL}} \times D_{MIN}$$

 $V_{\rm IN(MAX)}$  is assumed to be 10% above the steady state input voltage, or 5.5V at  $V_{\rm IN}=5.0$ V. The re-calculated current ripple will then be 2.69A. This gives a peak inductor/switch current will be 11.35A.

#### **Output Capacitor**

The output capacitor in a switching regulator is selected on the basis of capacitance, equivalent series resistance (ESR), size, and cost. In this example the output current is 10A and the expected type of capacitor is an aluminum electrolytic, as with the input capacitors. An important specification in switching converters is the output voltage ripple  $\Delta V_{\text{OUT}}.$  At 300 kHz the impedance of most capacitors is very small compared to ESR, hence ESR becomes the main selection criteria. In this design the load requires a 2% ripple , which results in a  $\Delta V_{\text{OUT}}$  of 36 mV<sub>P-P</sub>. Thus the maximum ESR is then:

$$\mathsf{ESR}_{\mathsf{MAX}} = \frac{\Delta \mathsf{V}_{\mathsf{OUT}}}{\Delta \mathsf{I}_{\mathsf{OUT}}}$$

 $\mathsf{ESR}_{\mathsf{MAX}}$  is 13 m $\Omega$ . Aluminum electrolytic (Al-E), tantalum (Ta), solid aluminum, organic, and niobium (Nb) capacitors are all popular in switching converters. In general, by the time enough capacitors have been paralleled to obtain the desired ESR, the bulk capacitance is more than enough to supply the load current during a transient from no-load to full load. The number and type of capacitors used depends mainly on their size and cost. One exception to this is multi-layer ceramic capacitors. MLCCs have very low ESR, but also low capacitance in comparison with other types. This makes them attractive for lower power designs. For higher power or for fast load transients the number of ML-CCs needed often increases the size and cost to unacceptable levels. Because the load could transition quickly from 0 to 10A, more bulk capacitance is needed than the MLCCs can provide. One compromise is a solid electrolytic POS-CAP from Sanyo or SP-caps from Panasonic. POSCAP and SPcaps often have large capacitances needed to supply currents for load transients, and low ESRs. The 6TPD470M by Sanyo has 470  $\mu$ F, and a maximum ESR of 10 m $\Omega$ . Solid electrolytics have stable ESR relative to temperature, and capacitance change is relatively immune to bias voltage. Tantalums (Ta), niobium (Nb), and Al-E are good solutions for ambient operating temperatures above 0°C, however their ESR tends to increase quickly below 0°C ambient operating temperature, so these capacitor types are not recommended for this area of operation.

#### **Input Capacitor**

The input capacitors in a buck converter are subjected to high RMS current stress. Input capacitors are selected for their ability to withstand the heat generated by the RMS current and the ESR as specified by the manufacturer. Input RMS ripple current is approximately:

$$I_{RMS\_RIP} = I_{OUT} x \sqrt{D(1 - D)}$$

Where duty cycle D =  $V_{OUT}/V_{IN}$ . The worst-case ripple for a buck converter occurs during full load and when the duty cycle (D) is 0.5.

When multiple capacitors of the same type and value are paralleled, the power dissipated by each input capacitor is:

$$P_{CAP} = \frac{(I_{RMS\_RIP})^2 \times ESR}{n}$$

where n is the number of paralleled capacitors, and ESR is the equivalent series resistance of each capacitor. The equation above indicates that power loss in each capacitor decreases rapidly as the number of input capacitors increases. For this 5V to 1.8V design the duty cycle is 0.36. For a 10A maximum load the RMS current is 4.8A.

Connect one or two 22  $\mu\text{F}$  MLCC as close as possible across the drain of the high-side MOSFET and the source of the low-side MOSFET, this will provide high frequency decoupling and satisfy the RMS stress. A bulk capacitor is recommended in parallel with the MLCC in order to prevent switching frequency noise from reflecting back into the input line, this capacitor should be no more than 1inch away from the MLCC capacitors.

#### **MOSFETs**

Selection of the power MOSFETs is governed by a trade-off between cost, size, and efficiency. One method is to determine the maximum cost that can be endured, and then select the most efficient device that fits that price. Using a spreadsheet to estimate the losses in the high-side and low-side MOSFETs is one way to determine relative efficiencies between different MOSFETs. Good correlation between the prediction and the bench result is not guaranteed.

Losses in the high-side MOSFET can be broken down into conduction loss, gate charging loss, and switching loss. Conduction, or I<sup>2</sup>R loss, is approximately:

For the high side FET:

$$P_C = D (I_{OUT}^2 \times R_{DSON-HI} \times 1.3)$$

For the low side FET:

$$P_C = (1 - D) x (I_{OUT}^2 x R_{DSON-LO} x 1.3)$$

In the above equations the factor 1.3 accounts for the increase in MOSFET  $R_{\rm DSON}$  due to heating. Alternatively, the 1.3 can be ignored and the  $R_{\rm DSON}$  of the MOSFET estimated using the  $R_{\rm DSON}$  vs. Temperature curves in the MOSFET manufacturer datasheet.

Gate charging loss results from the current driving the gate capacitance of the power MOSFETs, and is approximated as:

$$P_{GC} = (V_{CC}) \times Q_G \times f_{SW}$$

 $V_{\rm CC}$  is the driving voltage (see MOSFET Gate Driver section) and  $Q_{\rm G}$  is the gate charge of the MOSFET. If multiple devices will be placed in parallel, their gate charges can simply be summed to form a cumulative  $Q_{\rm G}.$ 

Switching loss occurs during the brief transition period as the high-side MOSFET turns on and off, during which both current and voltage are present in the channel of the MOSFET. It can be approximated as:

$$P_{SW} = 0.5 \times V_{IN} \times I_{OUT} \times (t_r + t_f) \times f_{SW}$$

where  $t_r$  and  $t_f$  are the rise and fall times of the MOSFET. Switching loss occurs in the high-side MOSFET only.

For this example, the maximum drain-to-source voltage applied to either MOSFET is 5.5V. The maximum drive voltage at the gate of the high-side MOSFET is 5.0V, and the maximum drive voltage for the low-side MOSFET is 5.5V. For designs between 5A and 10A, single MOSFETs in SO-8 provide a good trade-off between size, cost, and efficiency.

#### **V<sub>CC</sub>** Filtering

To ensure smooth DC voltage for the chip supply a 1 µF (C3), X5R MLCC type or better must be placed as close as possible to the V<sub>CC</sub> and GND pin. Together with a small 1 to  $4.99\Omega$  resistor placed between the input rail and the  $V_{CC}$  pin, a low pass filter is formed to filter out high frequency noise from injecting into the  $V_{CC}$  rail. Since  $V_{CC}$  is also the sense pin for the high-side current limit, the resistor should connect close to the drain of the high-side MOSFET to prevent IR drops due to trace resistance. A second design consideration is the low pass filter formed by C3 and R6 on the  $V_{\rm CC}$ pin, a fast slew rate, large amplitude load transient may cause a larger voltage droop on C<sub>IN</sub> than on V<sub>CC</sub> pin. This may lead to a lower current at which high-side protection may occur. Thus increase the bulk input capacitor if the high-side current limit is engaging due to a dynamic load transient behavior as explained above.

#### **Bootstrap Diode (D1)**

The MBR0520 and BAT54 work well as a bootstrap diode in most designs. Schottky diodes are the preferred choice for the bootstrap circuit because of their low forward voltage drop. For circuits that will operate at high ambient temperature the Schottky diode datasheet must be read carefully to ensure that the reverse current leakage at high temperature does not increase enough to deplete the charge on the bootstrap capacitor while the high side FET is on. Some Schottky diodes increase their reverse leakage by as much as 1000 times at high temperatures. Fast rectifier and PN junction diodes maintain low reverse leakage even at high ambient temperature. These diode types have higher forward voltage drop but can still be used for high ambient temperature operation.

#### **Control Loop Compensation**

The LM3743 uses voltage-mode ('VM') PWM control to correct changes in output voltage due to line and load transients. VM requires careful small signal compensation of the control loop for achieving high bandwidth and good phase margin.

The control loop is comprised of two parts. The first is the power stage, which consists of the duty cycle modulator, output inductor, output capacitor, and load. The second part is the error amplifier, which for the LM3743 is a 30 MHz op-amp used in the classic inverting configuration. *Figure 8* shows the regulator and control loop components.



FIGURE 8. Power Stage and Error Amp

One popular method for selecting the compensation components is to create Bode plots of gain and phase for the power stage and error amplifier. Combined, they make the overall bandwidth and phase margin of the regulator easy to see. Software tools such as Excel, MathCAD, and Matlab are useful for showing how changes in compensation or the power stage affect system gain and phase.

The power stage modulator provides a DC gain  $A_{\rm DC}$  that is equal to the input voltage divided by the peak-to-peak value of the PWM ramp. This ramp is  $1.0V_{\rm pk-pk}$  for the LM3743. The inductor and output capacitor create a double pole at frequency  $f_{\rm DP},$  and the capacitor ESR and capacitance create a single zero at frequency  $f_{\rm ESR}.$  For this example, with  $V_{\rm IN}=5.0V,$  these quantities are:

$$A_{DC} = \frac{V_{IN}}{V_{RAMP}} = \frac{5.0}{1.0} = 5V/V$$

$$f_{DP} = \frac{1}{2\pi} \sqrt{\frac{R_O + R_L}{LC_O(R_O + ESR)}} = 6 \text{ kHz}$$

$$f_{ESR} = \frac{1}{2\pi C_0 ESR} = 33.9 \text{ kHz}$$

In the equation for  $f_{DP}$ , the variable  $R_L$  is the power stage resistance, and represents the inductor DCR plus the on resistance of the top power MOSFET.  $R_O$  is the output voltage divided by output current. The power stage transfer function  $G_{PS}$  is given by the following equation, and *Figure 9* shows Bode plots of the phase and gain in this example.

$$G_{PS} = \frac{AV_{IN} \times R_{O}}{V_{RAMP}} \times \frac{sC_{O}R_{C} + 1}{as^{2} + bs + c}$$

$$\begin{aligned} & a = LC_{O}(R_{O} + R_{C}) \\ & b = L + C_{O}(R_{O}R_{L} + R_{O}R_{C} + R_{C}R_{L}) \\ & c = R_{O} + R_{L} \end{aligned}$$



20177418



FIGURE 9. Power Stage Gain and Phase

The double pole at 6 kHz causes the phase to drop to approximately -140° at around 15 kHz. The ESR zero, at 33.9 kHz, provides a +90° boost that prevents the phase from dropping to -180°. If this loop were left uncompensated, the bandwidth would be approximately 15 kHz and the phase margin 40°. In theory, the loop would be stable, but would suffer from poor DC regulation (due to the low DC gain) and would be slow to respond to load transients (due to the low bandwidth.) In practice, the loop could easily become unstable due to tolerances in the output inductor, capacitor, or changes in output current, or input voltage. Therefore, the loop is compensated using the error amplifier and a few passive components.

For this example, a Type III, or three-pole-two-zero approach gives optimal bandwidth and phase.

In most voltage mode compensation schemes, including Type III, a single pole is placed at the origin to boost DC gain

as high as possible. Two zeroes  $f_{Z1}$  and  $f_{Z2}$  are placed at the double pole frequency to cancel the double pole phase lag. Then, a pole,  $f_{P1}$  is placed at the frequency of the ESR zero. A final pole  $f_{P2}$  is placed at one-half of the switching frequency. The gain of the error amplifier transfer function is selected to give the best bandwidth possible without violating the Nyquist stability criteria. In practice, a good crossover point is one-fifth of the switching frequency, or 60 kHz for this example. The generic equation for the error amplifier transfer function is:

$$G_{EA} = A_{EA} \times \frac{\left(\frac{s}{2\pi f_{Z1}} + 1\right) \left(\frac{s}{2\pi f_{Z2}} + 1\right)}{s \left(\frac{s}{2\pi f_{P1}} + 1\right) \left(\frac{s}{2\pi f_{P2}} + 1\right)}$$

In this equation the variable  $A_{EA}$  is a ratio of the values of the capacitance and resistance of the compensation components, arranged as shown in *Figure 8*.  $A_{EA}$  is selected to provide the desired bandwidth. A starting value of 80,000 for  $A_{EA}$  should give a conservative bandwidth. Increasing the value will increase the bandwidth, but will also decrease phase margin. Designs with 45-60° are usually best because they represent a good trade-off between bandwidth and phase margin. In general, phase margin is lowest and gain highest (worst-case) for maximum input voltage and minimum output current. One method to select  $A_{EA}$  is to use an iterative process beginning with these worst-case conditions.

- Increase A<sub>FA</sub>
- 2. Check overall bandwidth and phase margin
- 3. Change  $V_{\text{IN}}$  to minimum and recheck overall bandwidth and phase margin
- 4. Change  $I_O$  to maximum and recheck overall bandwidth and phase margin

The process ends when both bandwidth and phase margin are sufficiently high. For this example input voltage can vary from 4.5V to 5.5V and output current can vary from 0 to 10A, and after a few iterations a moderate gain factor of 90 dB is used.

The error amplifier of the LM3743 has a unity-gain bandwidth of 30 MHz. In order to model the effect of this limitation, the open-loop gain can be calculated as:

$$OPG = \frac{2\pi \times 30 \text{ MHz}}{\text{s}}$$

The new error amplifier transfer function that takes into account unity-gain bandwidth is:

$$H_{EA} = \frac{G_{EA} \times OPG}{1 + G_{EA} + OPG}$$

The gain and phase of the error amplifier are shown in Figure 10.



20177423



FIGURE 10. Error Amp. Gain and Phase

In VM regulators, the top feedback resistor R2 forms a part of the compensation. Setting R2 to 10 k $\Omega\pm1\%$ , usually gives values for the other compensation resistors and capacitors that fall within a reasonable range. (Capacitances > 1 pF, resistances <1 M $\Omega$ ) C7, C8, C9, R4, and R5 are selected to provide the poles and zeroes at the desired frequencies, using the following equations:

C7 = 
$$\frac{f_{Z1}}{A_{EA} \times 10,000 \times f_{P2}}$$
 = 49 pF

$$C9 = \frac{1}{A_{EA} \times 10,000} - C7 = 1.2 \text{ nF}$$

C8 = 
$$\frac{1}{2\pi \times 10,000} \times \left(\frac{1}{f_{Z2}} - \frac{1}{f_{P1}}\right) = 2.2 \text{ nF}$$

R4 = 
$$\frac{1}{2\pi \times C9 \times f_{71}}$$
 = 22.1 kΩ

$$R5 = \frac{1}{2\pi \times C8 \times f_{P1}} = 2.15 \text{ k}\Omega$$

In practice, a good trade off between phase margin and bandwidth can be obtained by selecting the closest  $\pm 10\%$  capacitor values above what are suggested for C7 and C8, the closest  $\pm 10\%$  capacitor value below the suggestion for C9, and the closest  $\pm 1\%$  resistor values below the suggestions for R4, R5. Note that if the suggested value for R5 is less than  $100\Omega,$  it should be replaced by a short circuit. Following this guideline, the compensation components will be:

$$C8 = 2.2 \text{ nF} \pm 10\%, R4 = 22.6 \text{ k}\Omega \pm 1\%$$

$$R5 = 2.1 \text{ k}\Omega \pm 1\%$$

The transfer function of the compensation block can be derived by considering the compensation components as impedance blocks  $Z_{\text{F}}$  and  $Z_{\text{I}}$  around an inverting op-amp:

$$G_{\text{EA-ACTUAL}} = \frac{Z_{\text{F}}}{Z_{\text{I}}}$$

$$Z_{F} = \frac{\frac{1}{\text{sC7}} \times \left(10,000 + \frac{1}{\text{sC9}}\right)}{10,000 + \frac{1}{\text{sC7}} + \frac{1}{\text{sC9}}}$$

$$Z_{1} = \frac{R4\left(R5 + \frac{1}{sC8}\right)}{R4 + R5 + \frac{1}{sC8}}$$

As with the generic equation,  $G_{\text{EA-ACTUAL}}$  must be modified to take into account the limited bandwidth of the error amplifier. The result is:

$$H_{EA} = \frac{G_{EA-ACTUAL} \times OPG}{1 + G_{EA-ACTUAL} + OPG}$$

The total control loop transfer function H is equal to the power stage transfer function multiplied by the error amplifier transfer function.

$$H = G_{PS} \times H_{EA}$$

The bandwidth and phase margin can be read graphically from Bode plots of  $H_{\text{EA}}$  as shown in Figure 11.





FIGURE 11. Overall Loop Gain and Phase

The bandwidth of this example circuit is 59 kHz, with a phase margin of 60°.

#### **EFFICIENCY CALCULATIONS**

The following is a sample calculation.

A reasonable estimation of the efficiency of a switching buck controller can be obtained by adding together the Output Power ( $P_{OUT}$ ) loss and the Total Power loss ( $P_{LOSS}$ ):

$$\eta = \frac{P_{\text{OUT}}}{P_{\text{OUT}} + P_{\text{LOSS}}} \times 100\%$$

The Output Power ( $P_{OUT}$ ) for the Typical Application Circuit design is (1.8V x 10A) = 18W. The Total Power ( $P_{LOSS}$ ), with an efficiency calculation to complement the design, is shown below.

The majority of the power losses are due to the low side and high side MOSFET's losses. The losses in any MOSFET are switching ( $P_{SW}$ ), conduction losses ( $P_{CND}$ ), and gate charging losses ( $P_{GATE}$ )

#### FET Switching Loss (Psw)

$$\begin{split} P_{SW} &= P_{SW(ON)} + P_{SW(OFF)} \\ P_{SW} &= 0.5 \text{ x V}_{IN} \text{ x I}_{OUT} \text{ x } (t_r + t_f) \text{ x f}_{SW} \\ P_{SW} &= 0.5 \text{ x 5V x 10A x 300 kHz x 67 ns} \\ P_{SW} &= 503 \text{ mW} \end{split}$$

The Si4866DY has a typical turn-on rise time  $t_r$  and turn-off fall time  $t_f$  of 32 ns and 35 ns, respectively. The switching losses for the upper FET (Q1) is 0.503W. The low side FET (Q2) does not incur switching losses.

#### FET Conduction Loss (PCND)

$$\begin{aligned} P_{CND} &= P_{CND1} + P_{CND2} \\ P_{CND1} &= I^2_{OUT} \times R_{DS(ON)} \times k \times D \\ P_{CND2} &= I^2_{OUT} \times R_{DS(ON)} \times k \times (1-D) \end{aligned}$$

 $R_{DS(ON)}$  = 4.5 m $\Omega$  and the k factor accounts for the increase in  $R_{DS(ON)}$  due to heating. k = 1.3 at  $T_J$  = 100°C

$$P_{CND1} = (10A)^2 \times 4.5 \text{ m}\Omega \times 1.3 \times 0.36$$
  
 $P_{CND2} = (10A)^2 \times 4.5 \text{ m}\Omega \times 1.3 \times (1 - 0.36)$   
 $P_{CND} = P_{CND1} + P_{CND2}$   
 $P_{CND} = 211 \text{ mW} + 374 \text{ mW} = 585 \text{ mW}$ 

#### FET Gate Charging Loss (P<sub>GATE</sub>)

$$\begin{split} P_{GATE\_H} &= n \; x \; (\; V_{CC} - V_{D1} \; ) \; x \; Q_{GS} \; x \; f_{SW} \\ P_{GATE\_L} &= n \; x \; V_{CC} \; x \; Q_{GS} \; x \; f_{SW} \\ P_{GATES} &= [\; 1 \; x \; (\; 5.0V \; - \; 0.4V \; ) \; x \; 22 \; nC \; x \; 300 \; kHz \; ] \; + \; [\; 1 \; x \; (\; 5.0V \; ) \; x \; 22 \; nC \; x \; 300 \; kHz \; ] \end{split}$$

 $P_{GATES} = 29 \text{ mW} + 33 \text{ mW} = 62 \text{ mW}$ 

The value n is the total number of FETs used and  $Q_{\rm GS}$  is the typical gate-source charge value, which is 21 nC. For the Si4866DY the gate charging loss is 62 mW.

Thus the total MOSFET losses are:

$$P_{\text{FET}} = P_{\text{SW}} + P_{\text{CND}} + P_{\text{GATES}} =$$

$$503 \text{ mW} + 585 \text{ mW} + 62 \text{ mW}$$

$$P_{\text{FET}} = 1.15 \text{ W}$$

There are few additional losses that are taken into account: IC Loss (P<sub>IC</sub>)

$$\begin{split} P_{\text{OP}} &= I_{\text{Q_VCC}} \; x \; V_{\text{CC}} \\ P_{\text{DR}} &= [[\; (n \; x \; Q_{\text{GS}} \; x \; f_{\text{SW}}) \; / \; D] \; + [\; (n \; x \; Q_{\text{GS}} \; x \; f_{\text{SW}}) \; / \; (1-D) \; ]] \\ & \quad x \; V_{\text{CC}} \end{split}$$

where  $P_{OP}$  is the operating loss,  $P_{DR}$  is the driver loss,  $I_{Q\text{-VCC}}$  is the typical operating  $V_{CC}$  current

$$P_{OP}$$
= ( 1.3 mA x 5.0V )  
 $P_{DR}$ = [( 1 x 22 nC x 300 kHz ) / .36 ] + [( 1 x 22 nC x 300 kHz ) / .64 ] x  $V_{CC}$   
 $P_{IC}$ =  $P_{OP}$  +  $P_{DR}$   
 $P_{IC}$ = 6.5 mW + 137 mW = 143.5 mW

Input Capacitor Loss (PCAP)

$$P_{CAP} = \frac{(I_{RMS\_RIP})^2 \times ESR}{n}$$

where,

$$I_{RMS\_RIP} = I_{OUT} x \sqrt{D(1 - D)}$$

Here n is the number of paralleled capacitors, ESR is the equivalent series resistance of each, and  $P_{CAP}$  is the dissipation in each. So for example if we use only one input capacitor of  $10m\Omega$ .

$$P_{CAP} = \frac{(4.8A)^2 \times 10 \text{ m}\Omega}{1}$$

$$P_{CAP} = 230 \text{ mW}$$

#### Output Inductor Loss (PIND)

$$P_{IND} = I_{OUT}^2 \times DCR$$

where DCR is the DC resistance. Therefore, for example

$$P_{IND} = (10A)^2 \times 3 \text{ m}\Omega$$
  
 $P_{IND} = 302 \text{ mW}$ 

#### **Total System Efficiency**

$$P_{LOSS} = P_{FET} + P_{IC} + P_{CAP} + P_{IND}$$

$$\eta = \frac{P_{OUT}}{P_{OUT} + P_{LOSS}} \times 100\%$$

$$\eta = \frac{18W}{18W + 1.83W} = 90.8\%$$

#### **PCB LAYOUT CONSIDERATIONS**

To produce an optimal power solution with the LM3743, good layout and design of the PCB are as important as component selection. The following are several guidelines to aid in creating a good layout. For an extensive PCB layout explanation refer to AN-1229.

#### Separate Power Ground and Signal Ground

Good layout techniques include a dedicated ground plane, preferably on an internal layer. Signal level components like the compensation and feedback resistors should be connected to a section of this internal plane, signal ground. The signal ground section of the plane should be connected to the power ground at a single point. The best place to connect the signal ground and power ground is right at the GND pin of the IC.

#### **Low Impedance Power Path**

The power path includes the input capacitors, power FETs, output inductor, and output capacitors. Keep these components on the same side of the PCB and connect them with thick traces or copper planes on the same layer. Vias add resistance and inductance to the power path, and have high impedance connections to internal planes than do top or bottom layers of a PCB. If heavy switching currents must be routed through vias and/or internal planes, use multiple vias in parallel to reduce their resistance and inductance. The

power components must be kept close together. The longer the paths that connect them, the more they act as antennas, radiating unwanted EMI.

#### Minimize the Switch Node Copper

The plane that connects the power FETs and output inductor together radiates more EMI as it gets larger. Use just enough copper to give low impedance to the switching currents.

**Kelvin Traces For Sense Lines** 

The drain and the source of the high-side FET should be connected as close as possible to the  $V_{\rm CC}$  filter resistor (R6) and the SW pin and each pin should connect with a separate trace. The feedback trace should connect the positive node of the output capacitor and connect to the top feedback resistor (R2). Keep this trace away from the switch node and from the output inductor. If driving the COMP pin low with a signal BJT or MOSFET make sure to keep the signal transistor as close as possible to the pin and keep the trace away from EMI radiating nodes and components.

### Physical Dimensions inches (millimeters) unless otherwise noted



MSOP-10 Pin Package NS Package Number MUB10A

National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.

For the most current product information visit us at www.national.com.

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### **BANNED SUBSTANCE COMPLIANCE**

National Semiconductor follows the provisions of the Product Stewardship Guide for Customers (CSP-9-111C2) and Banned Substances and Materials of Interest Specification (CSP-9-111S2) for regulatory environmental compliance. Details may be found at: www.national.com/quality/green.

Lead free products are RoHS compliant.



National Semiconductor Americas Customer Support Center

Email: new.feedback@nsc.com Tel: 1-800-272-9959

www.national.com

National Semiconductor

Europe Customer Support Center
Fax: +49 (0) 180-530 85 86

Empily ourope cusport ® pec see

Email: europe.support@nsc.com
Deutsch Tel: +49 (0) 69 9508 6208
English Tel: +44 (0) 870 24 0 2171
Français Tel: +33 (0) 1 41 91 8790

National Semiconductor Asia Pacific Customer Support Center Email: ap.support@nsc.com National Semiconductor Japan Customer Support Center Fax: 81-3-5639-7507 Email: jpn.feedback@nsc.com Tel: 81-3-5639-7560