

#### **FEATURES**

- Full CMOS output swing with 40-mA output drive capability. 25-mA output drive at TTL level.
- Advanced, low power, sub-micron CMOS processes.
- 25MHz fundamental crystal or clock input.
- One output fixed at 50MHz
- One selectable frequency output of 66.6 or 75MHz (with Double Drive Strength output).
- Zero PPM synthesis error in all clocks.
- Ideal for Network switches.
- 3.3V operation.
- Available in 8-Pin 150mil SOIC.

#### DESCRIPTION

The PLL 650-06 is a low cost, low jitter, and high performance clock synthesizer. Using PhaseLink's proprietary analog Phase Locked Loop techniques, this device can produce one 50MHz output clock and one selectable 75MHz or 66.6MHz output clock from a single low cost 25.0MHz crystal. This makes the PLL650-06 ideal for networking applications.

### PIN CONFIGURATION



#### FREQUENCY TABLE

| FS | Pin 6   |  |  |
|----|---------|--|--|
| 0  | 75MHz   |  |  |
| 1  | 66.6MHz |  |  |

### **BLOCK DIAGRAM**





#### PIN DESCRIPTIONS

| Name          | Number | Туре | Description                                                                                                             |
|---------------|--------|------|-------------------------------------------------------------------------------------------------------------------------|
| XIN           | 1      | I    | 25MHz fundamental crystal input (20pF C∟ parallel resonant).                                                            |
| XOUT          | 2      | I    | Crystal connection pin.                                                                                                 |
| 50MHz/FS      | 4      | В    | 50MHz outputs. This pin latches the FS input value at power-up. It has a $60k\Omega$ internal pull up resistor.         |
| 75MHz / 66MHz | 6      | 0    | 75MHz or 66.6MHz outputs with double drive strength. The output frequency is determined by the value of FS (see pin 4). |
| VDD           | 5, 8   | Р    | 3.3V power supply.                                                                                                      |
| GND           | 3, 7   | Р    | Ground.                                                                                                                 |

### **FUNCTIONAL DESCRIPTION**

### Selectable spread spectrum and output frequencies

The PLL650-06 provides selectable output frequencies. Selection is made by connecting the selector pin to a logical "zero" or "one", or by leaving it not connected (internal pull-up) according to the frequency selection table shown on page 1.

Pin 4 (FS) is a bi-directional pin used to select the output frequency of pin 6 (75MHz or 66.6MHz) according to the Frequency Selection Table on page 1. The description of how to connect this bi-directional pin follows in the next paragraph.

## Connecting a bi-directional pin

A bi-directional pin serves as input upon power-up, and as output as soon as the inputs have been latched. The value of the input is latched-in upon power-up. Depending on the pin (see pin description), the input can be tri-level or a standard two-level. Unlike unidirectional pins, bi-directional pins cannot be connected directly to GND or VDD in order to set the input to "0" or "1", since the pin also needs to serve as output. In the case of two level input pins, an internal pull-up resistor is present. This allows a default value to be set when no external pull down resistor is connected between the pin and GND (by definition, a tri-level input has a the default value of "M" (mid) if it is not connected). In order to connect a bi-directional pin to a non-default value, the input must be connected to GND or VDD through an external pull-down/pull-up resistor. *Note:* when the output load presents a low impedance in comparison to the internal pull-up resistor, the internal pull-up resistor may not be sufficient to pull the input up to a logical "one", and an external pull-up resistor may be required.

For bi-directional inputs, the external loading resistor between the pin and GND has to be sufficiently small (compared to the internal pull-up resistor) so that the pin voltage be pulled below 0.8V (logical "zero"). In order to avoid loading effects when the pin serves as output, the value of the external pull-down resistor should however be kept as large as possible. In general, it is recommended to use an external resistor of around one sixth to one quarter of the internal pull-up resistor (see Application Diagram). **Note:** when the output is used to drive a load presenting an small resistance between the output pin and VDD, this resistance is in essence connected in parallel to the internal pull-up resistor. In such a case, the external pull-down resistor may have to be dimensioned smaller to guarantee that the pin voltage will be low enough achieve the desired logical "zero". This is particularly true when driving 74FXX TTL components.



#### APPLICATION DIAGRAM



# **Electrical Specifications**

### 1. Absolute Maximum Ratings

| PARAMETERS                        | SYMBOL          | MIN. | MAX.                 | UNITS |
|-----------------------------------|-----------------|------|----------------------|-------|
| Supply Voltage                    | V <sub>DD</sub> |      | 4.6                  | V     |
| Input Voltage, dc                 | Vı              | -0.5 | V <sub>DD</sub> +0.5 | V     |
| Output Voltage, dc                | Vo              | -0.5 | V <sub>DD</sub> +0.5 | V     |
| Storage Temperature               | Ts              | -65  | 150                  | °C    |
| Ambient Operating Temperature*    | T <sub>A</sub>  | -40  | 85                   | °C    |
| Junction Temperature              | TJ              |      | 125                  | °C    |
| Lead Temperature (soldering, 10s) |                 |      | 260                  | °C    |
| ESD Protection, Human Body Model  |                 |      | 2                    | kV    |

Exposure of the device under conditions beyond the limits specified by Maximum Ratings for extended periods may cause permanent damage to the device and affect product reliability. These conditions represent a stress rating only, and functional operations of the device at these or any other conditions above the operational limits noted in this specification is not implied.

<sup>\*</sup> Note: Operating Temperature is guaranteed by design for all parts (COMMERCIAL and INDUSTRIAL), but tested for COMMERCIAL grade only.



# 2. AC Specifications

| PARAMETERS                  | CONDITIONS                | MIN. | TYP. | MAX. | UNITS |
|-----------------------------|---------------------------|------|------|------|-------|
| Input Frequency             |                           | 10   | 25   | 27   | MHz   |
| Output Rise Time            | 0.8V to 2.0V with no load |      |      | 1.5  | ns    |
| Output Fall Time            | 2.0V to 0.8V with no load |      |      | 1.5  | ns    |
| Duty Cycle                  | @ 50% V <sub>DD</sub>     | 45   | 50   | 55   | %     |
| Max. Absolute Jitter        | Short term                |      | ±150 |      | ps    |
| Max. Jitter, cycle to cycle |                           |      |      | 80   | ps    |

# 3. DC Specifications

| PARAMETERS                           | SYMBOL          | CONDITIONS              | MIN.                 | TYP.               | MAX.                   | UNITS |
|--------------------------------------|-----------------|-------------------------|----------------------|--------------------|------------------------|-------|
| Operating Voltage                    | V <sub>DD</sub> |                         | 2.97                 |                    | 3.63                   | V     |
| Input High Voltage                   | V <sub>IH</sub> |                         |                      | V <sub>DD</sub> /2 |                        | V     |
| Input Low Voltage                    | VIL             |                         |                      | V <sub>DD</sub> /2 | V <sub>DD</sub> /2 - 1 | V     |
| Input High Voltage                   | V <sub>IH</sub> | For all Tri-level input | V <sub>DD</sub> -0.5 |                    |                        | V     |
| Input Low Voltage                    | VIL             | For all Tri-level input |                      |                    | 0.5                    | V     |
| Input High Voltage                   | V <sub>IH</sub> | For all normal input    | 2                    |                    |                        | V     |
| Input Low Voltage                    | VIL             | For all normal input    |                      |                    | 0.8                    | V     |
| Output High Voltage                  | Vон             | I <sub>OH</sub> = -25mA | 2.4                  |                    |                        | V     |
| Output Low Voltage                   | V <sub>OL</sub> | I <sub>OL</sub> = 25mA  |                      |                    | 0.4                    | V     |
| Output High Voltage At<br>CMOS Level | Vон             | I <sub>OH</sub> = -8mA  | V <sub>DD</sub> -0.4 |                    |                        | V     |
| Operating Supply Current             | I <sub>DD</sub> | No Load                 |                      | 35                 |                        | mA    |
| Short-circuit Current                | Is              |                         |                      | ±50                |                        | mA    |
| Nominal output current*              | lout            | CMOS output level       | 35                   | 40                 |                        | mA    |
| Nominal output current*              | lout            | TTL output level        | 20                   | 25                 |                        | mA    |
| Internal pull-up resistor            | Rup             | Pins 5,7                |                      | 60                 |                        | kΩ    |
| Internal pull-up resistor            | $R_{up}$        | Pin 2                   |                      | 120                |                        | kΩ    |

<sup>\*:</sup> Output strengths are doubled (i.e. min. CMOS level is 70mA, typ. CMOS level is 80mA) on pin 6 (output for 75MHz or 66.6MHz)



### **PACKAGE INFORMATION**



#### ORDERING INFORMATION



PhaseLink Corporation, reserves the right to make changes in its products or specifications, or both at any time without notice. The information furnished by Phaselink is believed to be accurate and reliable. However, PhaseLink makes no guarantee or warranty concerning the accuracy of said information and shall not be responsible for any loss or damage of whatever nature resulting from the use of, or reliance upon this product.

LIFE SUPPORT POLICY: PhaseLink's products are not authorized for use as critical components in life support devices or systems without the express written approval of the President of PhaseLink Corporation.