

# STW30NM60D

# N-CHANNEL 600V - 0.125Ω - 30A TO-247 Fast Diode MDmesh™ MOSFET

**Table 1: General Features** 

| TYPE       | V <sub>DSS</sub> | R <sub>DS(on)</sub> | I <sub>D</sub> |
|------------|------------------|---------------------|----------------|
| STW30NM60D | 600 V            | < 0.145 Ω           | 30 A           |

- TYPICAL  $R_{DS}(on) = 0.125 \Omega$
- HIGH dv/dt AND AVALANCHE CAPABILITIES
- 100% AVALANCHE RATED
- LOW INPUT CAPACITANCE AND GATE CHARGE
- LOW GATE INPUT RESISTANCE
- FAST INTERNAL RECOVERY DIODE

#### **DESCRIPTION**

The FDmesh™ associates all advantages of reduced on-resistance and fast switching with an intrinsic fast-recovery body diode. It is therefore strongly recommended for bridge topologies, in particular ZVS phase-shift converters.

### **APPLICATIONS**

 ZVS PHASE-SHIFT FULL BRIDGE CONVERTERS FOR SMPS AND WELDING EQUIPMENT

Figure 1: Package



Figure 2: Internal Schematic Diagram



**Table 2: Order Codes** 

| SALES TYPE          | SALES TYPE MARKING |        | PACKAGING |  |
|---------------------|--------------------|--------|-----------|--|
| STW30NM60D W30NM60D |                    | TO-247 | TUBE      |  |

June 2004 1/9

**Table 3: Absolute Maximum ratings** 

| Symbol                             | Parameter                                             | Value                    | Unit     |
|------------------------------------|-------------------------------------------------------|--------------------------|----------|
| V <sub>DS</sub>                    | Drain-source Voltage (V <sub>GS</sub> = 0)            | 600                      | V        |
| V <sub>DGR</sub>                   | Drain-gate Voltage (R <sub>GS</sub> = 20 k $\Omega$ ) | 600                      | V        |
| V <sub>GS</sub>                    | Gate- source Voltage                                  | ± 30                     | V        |
| I <sub>D</sub>                     | Drain Current (continuous) at T <sub>C</sub> = 25°C   | 30                       | А        |
| ID                                 | Drain Current (continuous) at T <sub>C</sub> = 100°C  | 18.9                     | А        |
| I <sub>DM</sub> (•)                | Drain Current (pulsed)                                | 120                      | А        |
| P <sub>TOT</sub>                   | Total Dissipation at T <sub>C</sub> = 25°C            | 312                      | W        |
|                                    | Derating Factor                                       | 2.5                      | W/°C     |
| dv/dt (1)                          | Peak Diode Recovery voltage slope                     | 20                       | V/ns     |
| T <sub>j</sub><br>T <sub>stg</sub> | Operating Junction Temperature<br>Storage Temperature | -55 to 150<br>-55 to 150 | °C<br>°C |

### **Table 4: Thermal Data**

| Rthj-case      | Thermal Resistance Junction-case Max           | 0.4  | °C/W |
|----------------|------------------------------------------------|------|------|
| Rthj-amb       | Thermal Resistance Junction-ambient Max        | 62.5 | °C/W |
| T <sub>I</sub> | Maximum Lead Temperature For Soldering Purpose | 300  | °C   |

## **Table 5: Avalanche Characteristics**

| Symbol          | Parameter                                                                                | Max Value | Unit |
|-----------------|------------------------------------------------------------------------------------------|-----------|------|
| I <sub>AR</sub> | Avalanche Current, Repetitive or Not-Repetitive (pulse width limited by $T_j$ max)       | 15        | Α    |
| E <sub>AS</sub> | Single Pulse Avalanche Energy (starting $T_j = 25$ °C, $I_D = I_{AR}$ , $V_{DD} = 50$ V) | 740       | mJ   |

## **ELECTRICAL CHARACTERISTICS** (T<sub>CASE</sub> =25°C UNLESS OTHERWISE SPECIFIED) Table 6: On /Off

| Symbol               | Parameter                                                | Test Conditions                                                 | Min. | Тур.  | Max.      | Unit     |
|----------------------|----------------------------------------------------------|-----------------------------------------------------------------|------|-------|-----------|----------|
| V <sub>(BR)DSS</sub> | Drain-source Breakdown<br>Voltage                        | $I_D = 1 \text{ mA}, V_{GS} = 0$                                | 600  |       |           | V        |
| I <sub>DSS</sub>     | Zero Gate Voltage<br>Drain Current (V <sub>GS</sub> = 0) | $V_{DS}$ = Max Rating<br>$V_{DS}$ = Max Rating, $T_{C}$ = 125°C |      |       | 10<br>100 | μA<br>μA |
| I <sub>GSS</sub>     | Gate-body Leakage<br>Current (V <sub>DS</sub> = 0)       | V <sub>GS</sub> = ± 20 V                                        |      |       | ± 10      | μA       |
| V <sub>GS(th)</sub>  | Gate Threshold Voltage                                   | $V_{DS} = V_{GS}, I_{D} = 250 \mu A$                            | 3    | 4     | 5         | V        |
| R <sub>DS(on</sub>   | Static Drain-source On Resistance                        | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 15 A                   |      | 0.125 | 0.145     | Ω        |

2/9

<sup>(•)</sup> Pulse width limited by safe operating area (1)  $I_{SD} \le 30A$ , di/dt  $\le 400A/\mu s$ ,  $V_{DD} \le V_{(BR)DSS}$ ,  $T_j \le T_{JMAX}$ .

Table 7: Dynamic

| Symbol                                                               | Parameter                                                           | Test Conditions                                                                                              | Min. | Тур.                 | Max. | Unit                 |
|----------------------------------------------------------------------|---------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|------|----------------------|------|----------------------|
| g <sub>fs</sub> (1)                                                  | Forward Transconductance                                            | V <sub>DS</sub> = 15 V , I <sub>D</sub> = 15 A                                                               |      | 16                   |      | S                    |
| C <sub>iss</sub><br>C <sub>oss</sub><br>C <sub>rss</sub>             | Input Capacitance Output Capacitance Reverse Transfer Capacitance   | V <sub>DS</sub> = 25 V, f = 1 MHz,<br>V <sub>GS</sub> = 0                                                    |      | 2520<br>800<br>75    |      | pF<br>pF<br>pF       |
| Coss eq (3).                                                         | Equivalent Output<br>Capacitance                                    | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 0 to 480 V                                                          |      | 390                  |      | pF                   |
| t <sub>d(on)</sub> t <sub>r</sub> t <sub>d(off)</sub> t <sub>f</sub> | Turn-on Delay Time<br>Rise Time<br>Turn-off-Delay Time<br>Fall Time | $V_{DD} = 300 \text{ V, } I_{D} = 15 \text{ A,}$ $R_{G} = 4.7 \Omega, V_{GS} = 10 \text{ V}$ (see Figure 15) |      | 32<br>33<br>75<br>35 |      | ns<br>ns<br>ns<br>ns |
| Q <sub>g</sub><br>Q <sub>gs</sub><br>Q <sub>gd</sub>                 | Total Gate Charge<br>Gate-Source Charge<br>Gate-Drain Charge        | $V_{DD} = 480 \text{ V}, I_{D} = 30 \text{ A},$<br>$V_{GS} = 10 \text{ V}$<br>(see Figure 18)                |      | 82<br>24<br>42       | 115  | nC<br>nC<br>nC       |

## **Table 8: Source Drain Diode**

| Symbol                                                 | Parameter                                                                    | Test Conditions                                                                                                            | Min. | Тур.             | Max.      | Unit          |
|--------------------------------------------------------|------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|------|------------------|-----------|---------------|
| I <sub>SD</sub><br>I <sub>SDM</sub> (2)                | Source-drain Current<br>Source-drain Current (pulsed)                        |                                                                                                                            |      |                  | 30<br>120 | A<br>A        |
| V <sub>SD</sub> (1)                                    | Forward On Voltage                                                           | I <sub>SD</sub> = 30 A, V <sub>GS</sub> = 0                                                                                |      |                  | 1.5       | V             |
| t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse Recovery Time<br>Reverse Recovery Charge<br>Reverse Recovery Current | $I_{SD}$ = 30 A, di/dt = 100 A/ $\mu$ s<br>$V_{DD}$ = 50V<br>(see Figure 16)                                               |      | 165<br>1.1<br>14 |           | ns<br>nC<br>A |
| t <sub>rr</sub><br>Q <sub>rr</sub><br>IRRM             | Reverse Recovery Time<br>Reverse Recovery Charge<br>Reverse Recovery Current | $I_{SD} = 30 \text{ A, di/dt} = 100 \text{ A/µs}$<br>$V_{DD} = 50\text{V, T}_{j} = 150^{\circ}\text{C}$<br>(see Figure 16) |      | 312<br>3.3<br>21 |           | ns<br>nC<br>A |

<sup>(1)</sup> Pulsed: Pulse duration = 300 μs, duty cycle 1.5 %.

 <sup>(2)</sup> Pulse width limited by safe operating area.
 (3) C<sub>oss eq.</sub> is defined as a constant equivalent capacitance giving the same charging time as C<sub>oss</sub> when V<sub>DS</sub> increases from 0 to 80% V<sub>DSS</sub>.

Figure 3: Safe Operating Area



**Figure 4: Output Characteristics** 



Figure 5: Transconductance



Figure 6: Thermal Impedance



Figure 7: Transfer Characteristics



Figure 8: Static Drain-source On Resistance



47/

Figure 9: Gate Charge vs Gate-source Voltage



Figure 10: Normalized Gate Thereshold Voltage vs Temperature



Figure 11: Dource-Drain Diode Forward Characteristics



Figure 12: Capacitance Variations



Figure 13: Normalized On Resistance vs Temperature



Figure 14: Unclamped Inductive Load Test Circuit



Figure 15: Switching Times Test Circuit For Resistive Load



Figure 16: Test Circuit For Inductive Load Switching and Diode Recovery Times



Figure 17: Unclamped Inductive Wafeform



Figure 18: Gate Charge Test Circuit



47/

| TO-247 | MECHANICA | ΔI | DAT | ΓΔ |
|--------|-----------|----|-----|----|
|        |           |    |     |    |

| DIM. |       | mm.   |       | inch  |       |       |
|------|-------|-------|-------|-------|-------|-------|
|      | MIN.  | TYP   | MAX.  | MIN.  | TYP.  | MAX.  |
| Α    | 4.85  |       | 5.15  | 0.19  |       | 0.20  |
| A1   | 2.20  |       | 2.60  | 0.086 |       | 0.102 |
| b    | 1.0   |       | 1.40  | 0.039 |       | 0.055 |
| b1   | 2.0   |       | 2.40  | 0.079 |       | 0.094 |
| b2   | 3.0   |       | 3.40  | 0.118 |       | 0.134 |
| С    | 0.40  |       | 0.80  | 0.015 |       | 0.03  |
| D    | 19.85 |       | 20.15 | 0.781 |       | 0.793 |
| E    | 15.45 |       | 15.75 | 0.608 |       | 0.620 |
| е    |       | 5.45  |       |       | 0.214 |       |
| L    | 14.20 |       | 14.80 | 0.560 |       | 0.582 |
| L1   | 3.70  |       | 4.30  | 0.14  |       | 0.17  |
| L2   |       | 18.50 |       |       | 0.728 |       |
| øΡ   | 3.55  |       | 3.65  | 0.140 |       | 0.143 |
| øR   | 4.50  |       | 5.50  | 0.177 |       | 0.216 |
| S    |       | 5.50  |       |       | 0.216 |       |



## STW30NM60D

## **Table 9: Revision History**

| Date         | Revision | Description of Changes                             |
|--------------|----------|----------------------------------------------------|
| 24-June-2004 | 3        | The document change from "ADVANCED" to "COMPLETE". |
|              |          | New Stylesheet.                                    |
|              |          | Rds(on) Max@10V changed. See Table 6.              |

Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics.

The ST logo is a registered trademark of STMicroelectronics All other names are the property of their respective owners

## © 2004 STMicroelectronics - All Rights Reserved STMicroelectronics GROUP OF COMPANIES

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States.

