SCBS146D - MAY 1992 - REVISED NOVEMBER 1996 - State-of-the-Art Advanced BiCMOS Technology (ABT) Design for 3.3-V **Operation and Low-Static Power** Dissipation - **Members of the Texas Instruments** *Widebus*™ Family - Support Mixed-Mode Signal Operation (5-V Input and Output Voltages With 3.3-V V<sub>CC</sub>) - **Support Unregulated Battery Operation** Down to 2.7 V - **UBT**<sup>™</sup> (Universal Bus Transceiver) **Combines D-Type Latches and D-Type** Flip-Flops for Operation in Transparent, Latched, or Clocked Mode - Typical V<sub>OLP</sub> (Output Ground Bounce) $< 0.8 \text{ V at V}_{CC} = 3.3 \text{ V}, T_A = 25^{\circ}\text{C}$ - **ESD Protection Exceeds 2000 V Per** MIL-STD-883, Method 3015; Exceeds 200 V **Using Machine Model** (C = 200 pF, R = 0) - Latch-Up Performance Exceeds 500 mA Per JEDEC Standard JESD-17 - Bus Hold on Data Inputs Eliminates the **Need for External Pullup/Pulldown** Resistors - **Support Live Insertion** - Distributed V<sub>CC</sub> and GND Pin Configuration **Minimizes High-Speed Switching Noise** - Flow-Through Architecture Optimizes **PCB Layout** - Package Options Include Plastic 300-mil Shrink Small-Outline (DL) and Thin Shrink Small-Outline (DGG) Packages and 380-mil Fine-Pitch Ceramic Flat (WD) Package **Using 25-mil Center-to-Center Spacings** #### SN54LVT16500 . . . WD PACKAGE SN74LVT16500 . . . DGG OR DL PACKAGE (TOP VIEW) #### description The 'LVT16500 are 18-bit universal bus transceivers designed for low-voltage (3.3-V) V<sub>CC</sub> operation, but with the capability to provide a TTL interface to a 5-V system environment. Data flow in each direction is controlled by output-enable (OEAB and OEBA), latch-enable (LEAB and LEBA), and clock (CLKAB and CLKBA) inputs. For A-to-B data flow, the device operates in the transparent mode when LEAB is high. When LEAB is low, the A data is latched if CLKAB is held at a high or low logic level. If LEAB is low, the A-bus data is stored in the latch/flip-flop on the high-to-low transition of CLKAB. Output-enable OEAB is active high. When OEAB is high, the B-port outputs are active. When OEAB is low, the B-port outputs are in the high-impedance state. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. Widebus and UBT are trademarks of Texas Instruments Incorporated. SCBS146D - MAY 1992 - REVISED NOVEMBER 1996 #### description (continued) Data flow for B to A is similar to that of A to B but uses $\overline{\text{OEBA}}$ , LEBA, and $\overline{\text{CLKBA}}$ . The output enables are complementary (OEAB is active high and $\overline{\text{OEBA}}$ is active low). Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level. To ensure the high-impedance state during power up or power down, $\overline{\text{OE}}$ should be tied to $V_{\text{CC}}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. OE should be tied to GND through a pulldown resistor; the minimum value of the resistor is determined by the current-sourcing capability of the driver. The SN74LVT16500 is available in TI's shrink small-outline (DL) and thin shrink small-outline (DGG) packages, which provide twice the I/O pin count and functionality of standard small-outline packages in the same printed circuit board area. The SN54LVT16500 is characterized for operation over the full military temperature range of –55°C to 125°C. The SN74LVT16500 is characterized for operation from –40°C to 85°C. #### **FUNCTION TABLE**† | | INPUTS | | | | | | | | | |------|--------|--------------|---|--------------------------------------|--|--|--|--|--| | OEAB | LEAB | CLKAB | Α | В | | | | | | | L | Χ | Х | Χ | Z | | | | | | | Н | Н | Χ | L | L | | | | | | | Н | Н | Χ | Н | Н | | | | | | | Н | L | $\downarrow$ | L | L | | | | | | | Н | L | $\downarrow$ | Н | н | | | | | | | Н | L | Н | Χ | в <sub>0</sub> ‡ | | | | | | | Н | L | L | Χ | В <sub>0</sub> ‡<br>В <sub>0</sub> § | | | | | | <sup>†</sup> A-to-B data flow is shown: B-to-A flow is similar but uses OEBA, LEBA, and CLKBA. <sup>‡</sup> Output level before the indicated steady-state input conditions were established <sup>§</sup> Output level before the indicated steady-state input conditions were established, provided that CLKAB was low before LEAB went low ## logic symbol† <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. SCBS146D - MAY 1992 - REVISED NOVEMBER 1996 #### logic diagram (positive logic) ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage range, V <sub>CC</sub> –0.5 V to 4.6 V | |-------------------------------------------------------------------------------------------------------------------| | Input voltage range, V <sub>I</sub> (see Note 1) | | Voltage range applied to any output in the high state or power-off state, V <sub>O</sub> (see Note 1)0.5 V to 7 V | | Current into any output in the low state, IO: SN54LVT16500 | | SN74LVT16500 128 mA | | Current into any output in the high state, I <sub>O</sub> (see Note 2): SN54LVT16500 | | SN74LVT16500 64 mA | | Input clamp current, $I_{IK}$ ( $V_I < 0$ ) | | Output clamp current, $I_{OK}$ ( $V_O < 0$ ) –50 mA | | Maximum power dissipation at T <sub>A</sub> = 55°C (in still air) (see Note 3): DGG package | | DL package 1.4 W | | Storage temperature range, T <sub>stq</sub> 65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 2. This current flows only when the output is in the high state and $V_O > V_{CC}$ . - The maximum package power dissipation is calculated using a junction temperature of 150°C and a board trace length of 750 mils. For more information, refer to the Package Thermal Considerations application note in the ABT Advanced BiCMOS Technology Data Book. SCBS146D - MAY 1992 - REVISED NOVEMBER 1996 ### recommended operating conditions (see Note 4) | | | SN54LV | T16500 | SN74LV | UNIT | | | |-----------------|------------------------------------|-----------------|-----------------|--------|------|-----|------| | | | | MIN | MAX | MIN | MAX | UNIT | | Vсс | Supply voltage | 2.7 | 3.6 | 2.7 | 3.6 | V | | | VIH | High-level input voltage | | 2 | W. | 2 | | V | | V <sub>IL</sub> | Low-level input voltage | | 0.8 | | 0.8 | V | | | VI | V <sub>I</sub> Input voltage | | | | | 5.5 | V | | IOH | High-level output current | | S | -24 | | -32 | mA | | lOL | Low-level output current | | 900 | 48 | | 64 | mA | | Δt/Δν | Input transition rise or fall rate | Outputs enabled | Q. | 10 | | 10 | ns/V | | TA | Operating free-air temperature | | <del>-</del> 55 | 125 | -40 | 85 | °C | NOTE 4: Unused control inputs must be held high or low to prevent them from floating. SCBS146D - MAY 1992 - REVISED NOVEMBER 1996 ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | NA DAMETED | TEST CONDITIONS | | | | 54LVT16 | 500 | SN74LVT16500 | | | UNIT | | |------------------|---------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|---------------|-------------|--------------------|------------------|--------------|------|------|-----------------------|--| | PARAMETER | '5 | MIN | TYP† | MAX | MIN | TYP <sup>†</sup> | MAX | UNII | | | | | VIK | $V_{CC} = 2.7 \text{ V},$ | I <sub>I</sub> = -18 mA | | | | -1.2 | | | -1.2 | V | | | | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V},$ | V <sub>CC</sub> -0 | .2 | | V <sub>CC</sub> -0 | .2 | | | | | | | \/ | $V_{CC} = 2.7 \text{ V}, \qquad I_{OH} = -8 \text{ mA}$ | | | | | | 2.4 | | | V | | | VOH | VCC = 3 V | I <sub>OH</sub> = -24 mA | | 2 | | | | | | V | | | | ∧CC = 2 ∧ | $I_{OH} = -32 \text{ mA}$ | | | | | 2 | | | | | | | V <sub>CC</sub> = 2.7 V | I <sub>OL</sub> = 100 μA | | | | 0.2 | | | 0.2 | | | | | VCC = 2.7 V | I <sub>OL</sub> = 24 mA | | | | 0.5 | | | 0.5 | | | | V | | I <sub>OL</sub> = 16 mA | 2 | | | 0.4 | | | 0.4 | <b>1</b> <sub>v</sub> | | | $V_{OL}$ | V <sub>CC</sub> = 3 V | I <sub>OL</sub> = 32 mA | | | | 0.5 | 0.5 | | 0.5 | 1 ° | | | | ACC = 2 A | I <sub>OL</sub> = 48 mA | | | 20.55 | | | | | | | | | | I <sub>OL</sub> = 64 mA | | | | | 0.55 | | | | | | | V <sub>CC</sub> = 3.6 V, | $V_I = V_{CC}$ or GND | Control | T | 27 | ±1 | | | ±1 | | | | | V <sub>CC</sub> = 0 or 3.6 V, | V <sub>I</sub> = 5.5 V | inputs | | 7 | 10 | | | 10 | l | | | lį | V <sub>CC</sub> = 3.6 V | V <sub>I</sub> = 5.5 V | | | 5 | 20 | | | 20 | μΑ | | | | | VI = VCC | A or B ports‡ | Ô | 7 | 5 | | | 5 | | | | | | V <sub>I</sub> = 0 | | Q | | -10 | | | -10 | <u> </u> | | | l <sub>off</sub> | $V_{CC} = 0$ , | $V_{I}$ or $V_{O} = 0$ to 4.5 | V | | | ±100 | | | ±100 | μΑ | | | l.a a | V <sub>CC</sub> = 3 V | V <sub>I</sub> = 0.8 V | A or B ports | 75 | | | 75 | | | | | | l(hold) | ∧CC = 2 ∧ | V <sub>I</sub> = 2 V | A or B ports | <b>–</b> 75 | | <b>-</b> 75 | | | μΑ | | | | lozh | V <sub>CC</sub> = 3.6 V, | V <sub>O</sub> = 3 V | | | | 1 | | | 1 | μΑ | | | lozL | V <sub>CC</sub> = 3.6 V, | V <sub>O</sub> = 0.5 V | | | | -1 | | | -1 | μΑ | | | | | | Outputs high | | | 0.12 | | | 0.12 | | | | Icc | $V_{CC} = 3.6 \text{ V},$ | $I_{O} = 0$ , | Outputs low | | | 5 | | | 5 | mA | | | 'CC | $V_I = V_{CC}$ or GND | Outputs disabled | | | 0.12 | | | 0.12 | | | | | ΔlCC§ | $V_{CC} = 3 \text{ V to } 3.6 \text{ V},$ Other inputs at $V_{CC}$ or $C$ | $V_{CC} = 3 \text{ V to } 3.6 \text{ V},$ One input at $V_{CC} - 0.6 \text{ V},$ Other inputs at $V_{CC}$ or GND | | | | 0.2 | | | 0.2 | mA | | | Ci | V <sub>I</sub> = 3 V or 0 | | 3.5 | | | 3.5 | | pF | | | | | C <sub>io</sub> | V <sub>O</sub> = 3 V or 0 | | | | 12 | | | 12 | | pF | | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC} = 3.3 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . <sup>‡</sup> Unused pins at V<sub>CC</sub> or GND $<sup>\</sup>S$ This is the increase in supply current for each input that is at the specified TTL voltage level rather than $V_{CC}$ or GND. SCBS146D - MAY 1992 - REVISED NOVEMBER 1996 # timing requirements over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1) | | | | | | SN54LVT16500 | | | | SN74LVT16500 | | | | |-----------------|-----------------|-----------------------------|------------------------------------|-----|-------------------------|-----|------------------------------------|-----|-------------------------|-----|------|--| | | | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | V <sub>CC</sub> = 2.7 V | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | V <sub>CC</sub> = 2.7 V | | UNIT | | | | | | | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | | fclock | Clock frequency | | 0 | 150 | 0 | 125 | 0 | 150 | 0 | 125 | MHz | | | | Pulse duration | LE high | 3.3 | | 3.3 | | 3.3 | | 3.3 | | ns | | | t <sub>W</sub> | Puise duration | CLK high or low | 3.3 | | 3.3 | | 3.3 | | 3.3 | | 115 | | | | | A before CLKAB↓ | 1.8 | | 21.1 | | 1.8 | | 1.1 | | | | | | Onton the a | B before CLKBA↓ | 1.9 | 4 | 1.2 | | 1.9 | | 1.2 | | | | | t <sub>su</sub> | Setup time | A or B before LE↓, CLK high | 2.2 | 3 | 1.3 | | 2.2 | | 1.3 | | ns | | | | | A or B before LE↓, CLK low | 2.7 | 000 | 1.9 | | 2.7 | | 1.9 | | | | | th | Hold time | A or B after CLK↓ | 1.2 | Q | 1.2 | | 1.2 | | 1.2 | | ns | | | | i ioid time | A or B after LE↓ | 0.9 | | 1.1 | | 0.9 | | 1.1 | | 115 | | # switching characteristics over recommended operating free-air temperature range, $C_L = 50 \text{ pF}$ (unless otherwise noted) (see Figure 1) | | | TO<br>(OUTPUT) | SN54LVT16500 | | | | | | | | | | |------------------|-----------------|----------------|------------------------------------|-----|-------------------------|-----|------------------------------------|------|-----|-------------------------|-----|------| | PARAMETER | FROM<br>(INPUT) | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | V <sub>CC</sub> = 2.7 V | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | | V <sub>CC</sub> = 2.7 V | | UNIT | | | | | MIN | MAX | MIN | MAX | MIN | TYP† | MAX | MIN | MAX | | | fmax | | | 150 | | 125 | | 150 | | | 125 | | MHz | | t <sub>PLH</sub> | B or A | A or B | 1.7 | 5.8 | | 7 | 1.7 | 3 | 5.4 | | 6.8 | ns | | t <sub>PHL</sub> | | AUB | 1.6 | 6 | N3 | 7.8 | 1.6 | 3.2 | 5.9 | | 7.7 | 115 | | t <sub>PLH</sub> | | A or B | 2.3 | 7.3 | 13 | 8.9 | 2.3 | 4 | 7 | | 8.5 | | | t <sub>PHL</sub> | LEBA or LEAB | AUB | 2.7 | 8.2 | Yay | 9.8 | 2.7 | 4.3 | 7.9 | | 9.7 | ns | | t <sub>PLH</sub> | CLKBA or | A or B | 2 | 7.4 | | 8.8 | 2 | 4.1 | 7 | | 8.3 | no | | t <sub>PHL</sub> | CLKAB | AUIB | 2.4 | 8.1 | | 10 | 2.4 | 4.4 | 7.9 | | 9.9 | ns | | <sup>t</sup> PZH | OEBA or | A or B | 1.2 | 5.2 | | 6.1 | 1.2 | 3 | 5 | | 5.9 | no | | tPZL | OEAB | AUB | 1.5 | 5.9 | | 7 | 1.5 | 3 | 5.8 | | 6.9 | ns | | t <sub>PHZ</sub> | OEBA or<br>OEAB | A or B | 2.7 | 7.7 | | 8.6 | 2.7 | 4.6 | 7.4 | | 8.3 | 20 | | t <sub>PLZ</sub> | | AUIB | 2.8 | 7.3 | | 7.7 | 2.8 | 4.7 | 6.7 | | 7.2 | ns | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC} = 3.3 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . SCBS146D - MAY 1992 - REVISED NOVEMBER 1996 #### PARAMETER MEASUREMENT INFORMATION NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_Q = 50 \ \Omega$ , $t_f \leq 2.5 \ ns$ . - D. The outputs are measured one at a time with one transition per measurement. Figure 1. Load Circuit and Voltage Waveforms #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1998, Texas Instruments Incorporated