# Spread Aware™, Two-output Zero Delay Buffer #### **Features** #### Spread Aware<sup>™</sup> designed to work with SSFT reference signals - Well-suited to both 33- and 66-MHz designs - 3.3V power supply - On-chip 25 $\Omega$ damping resistors - Available in 8-pin SOIC package ### **Key Specifications** | Operating Voltage: | 3.3V ± 10% | |------------------------|------------------------------------| | Operating Range: | 25 MHz < f <sub>out</sub> < 85 MHz | | Cycle-to-cycle Jitter: | < 150 ps | | Phase Error Jitter | < 150 ps | #### **Pin Description** | Pin | Pin Name | I/O | Pin Description | | |-----|----------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 8 | CLKIN | I | Reference Input: Output signals will be synchronized to this signal. | | | 5 | FBIN | I | <b>Feedback Input</b> : This input must be fed by one of the outputs (typically FBOUT) to ensure proper functionality. If the trace between FBIN and FBOUT is equal in length to the traces between the outputs and the signal destinations, then the signals received at the destinations will be synchronized to the CLKIN signal input. | | | 3 | CLKOUT | 0 | Integrated Series Resistor Outputs: The frequency and phase of the signals provided by this pin will be equal to the reference signal if properly laid out. This output has a $25\Omega$ series damping resistor integrated. | | | 2 | FBOUT | 0 | <b>Feedback Output</b> : This output has a 25W series resistor integrated on chip. Typically it is connected directly to the FBIN input with a trace equal length to the traces between output CLKOUT and the destination points of these output signal. | | | 7 | AVDD | Р | <b>Analog Power Connection</b> : Connect to 3.3V. Use ferrite beads to help reduce noise for optimal jitter performance. | | | 1 | AGND | G | Analog Ground Connection: Connect to common system ground plane. | | | 4 | VDD | Р | <b>Power Connections</b> : Connect to 3.3V. Use ferrite beads to help reduce noise for optimal jitter performance. | | | 6 | GND | G | Ground Connections: Connect to common system ground plane. | | #### Overview The integrated PLL of the CY2502 provides two low-jitter, low-skew clock outputs. One of these outputs, FBOUT, is used as feedback to the PLL, thus eliminating the propagation delay through the device. The PLL aligns the output edges to the input reference edge and produces a near-zero delay. In applications requiring a higher number of outputs with zero propagation delay, using two or more devices may be impractical in as much as the device-to-device skew will reduce performance and add to the overall timing margin required. Instead the user can combine the CY2502 with the CY2318NZ fanout buffer to achieve 17 outputs at near zero delay (see Figure 1). #### **Spread Aware** Many systems being designed now utilize a technology called Spread Spectrum Frequency Timing Generation. Cypress has been one of the pioneers of SSFTG development, and we designed this product so as not to filter off the Spread Spectrum feature of the Reference input, assuming it exists. When a zero delay buffer is not designed to pass the SS feature through, the result is a significant amount of tracking skew, which may cause problems in systems requiring synchronization. For more details on Spread Spectrum Timing Technology, please see the Cypress application note titled: "EMI Suppression Techniques with Spread Spectrum Frequency Timing Generators (SSFTG) ICs." #### **How to Implement Zero Delay** Typically, Zero Delay Buffers (ZDBs) are used because a designer wants to provide multiple copies of a clock signal in phase with each other. The whole concept behind ZDBs is that the signals at the destination chips are all going HIGH at the same time as the input to the ZDB. In order to achieve this, layout must compensate for trace length between the ZDB and the target devices. The method of compensation is described below External feedback is the trait that allows for this compensation, since the PLL on the ZDB will cause the feedback signal to be in phase with the reference signal. When laying out the board, match the trace lengths between the output being used for feedback and the FBIN input to the PLL. If it is desirable to either add a little delay, or slightly precede the input signal, this may also be affected by either making the trace to FBIN pin a little shorter or a little longer than the traces to the devices being clocked. Document #: 38-07277 Rev. \*B #### Feedback Figure 1. This Combination Provides Zero Delay Buffer Between the Reference Clocks Signal and 17 Outputs ### Absolute Maximum Ratings[12] | Parameter | Description | Rating | Unit | |------------------|----------------------------------------|--------------|------| | $V_{DD} V_{IN}$ | Voltage on Any Pin with Respect to GND | -0.5 to +7.0 | V | | T <sub>STG</sub> | Storage Temperature | -65 to +150 | °C | | T <sub>A</sub> | Operating Temperature | 0 to +70 | °C | | T <sub>B</sub> | Ambient Temperature under Bias | -55 to +125 | °C | | P <sub>D</sub> | Power Dissipation | 0.5 | W | ### **DC Electrical Characteristics:** $T_A = 0$ °C to 70 °C, $V_{DD} = 3.3 \pm 10$ % | Parameter | Description | Test Condition | Min. | Тур. | Max. | Unit | |-----------------|---------------------|-----------------------------------------|------|------|------|------| | I <sub>DD</sub> | Supply Current | Outputs @ 75MHz, C <sub>L</sub> = 30 pF | | | 60 | mA | | $V_{IL}$ | Input Low Voltage | | | | 0.8 | V | | V <sub>IH</sub> | Input High Voltage | | 2.0 | | | V | | $V_{OL}$ | Output Low Voltage | I <sub>OL</sub> = 12 mA | | | 0.8 | V | | V <sub>OH</sub> | Output High Voltage | I <sub>OH</sub> = -12 mA | 2.1 | | | V | | I <sub>IL</sub> | Input Low Current | $V_{IN} = 0V$ | | | 50 | μΑ | | I <sub>IH</sub> | Input High Current | $V_{IN} = V_{DD}$ | | | 50 | μΑ | ## AC Electrical Characteristics: $T_A = 0$ °C to 70 °C, $V_{DD} = 3.3 \pm 10\%$ | Parameter | Description | Test Condition | Min. | Тур. | Max. | Unit | |--------------------|------------------------------------------------|--------------------------------|------|------|------|------| | f <sub>OUT</sub> | Output Frequency | 30-pF load | 25 | | 85 | MHz | | t <sub>R</sub> | Output Rise Time | 0.8V to 2.0V, 30-pF load | | | 2.1 | ns | | t <sub>F</sub> | Output Fall Time | 2.0V to 0.8V, 30-pF load | | | 2.5 | ns | | t <sub>jCLKR</sub> | Input Clock Rise <sup>[3]</sup> | | | | 4.5 | ns | | t <sub>jCLKF</sub> | Input Clock Fall Time <sup>[3]</sup> | | | | 4.5 | ns | | t <sub>PEJ</sub> | CLKIN to FBIN Skew Variation <sup>[4, 5]</sup> | Measured at V <sub>DD</sub> /2 | -150 | 0 | 150 | ps | | t <sub>SK</sub> | CLKOUT to FBOUT Skew | Output loaded equally | | 0 | 250 | ps | | t <sub>D</sub> | Duty Cycle | 30-pF load | 45 | 50 | 55 | % | | t <sub>LOCK</sub> | PLL Lock Time | Power Supply Stable | | | 1.0 | ms | | t <sub>JC</sub> | Jitter, Cycle-to-Cycle | | | | 150 | ps | ### **Ordering Information** | Part Number | Package<br>Name | Package Type | Product Flow | |-------------|-----------------|-----------------------------------|-------------------------| | CY2502SC | S8 | 8-pin SOIC (150 mil) | Commercial, 0° to +70°C | | CY2502SCT | S8 | 8-pin SOIC(150 mil)-Tape and Reel | Commercial, 0° to +70°C | Spread Aware is a trademark of Cypress Semiconductor Corporation. All products and company names mentioned in this document may be the trademarks of their respective holders. #### Notes: - Multiple Supplies: The Voltage on any input or I/O pin cannot exceed the power pin during power-up. Power supply sequencing is NOT required. Stresses greater than those listed in this table may cause permanent damage to the device. These represent a stress rating only. Operation of the device at these or any other conditions above those specified in the operating sections of this specification is not implied. Maximum conditions for extended periods may affect reliability. Longer input rise and fall time will degrade skew and jitter performance. Skew is measured at V<sub>DD</sub>/2 on rising edges. - Duty Cycle is measured at V<sub>DD</sub>/2. Document #: 38-07277 Rev. \*B Page 4 of 6 ### **Package Drawing and Dimensions** ### 8-lead (150-mil) SOIC S8 - L. DIMENSIONS IN INCHES MIN. MAX. - 2. PIN I ID IS OPTIONAL, ROUND ON SINGLE LEADFRAME RECTANGULAR ON MATRIX LEADFRAME | | ocument Title: CY2502 Spread Aware™, Two-output Zero Delay Buffer<br>ocument Number: 38-07277 | | | | | | |------------------------------------------------------|-----------------------------------------------------------------------------------------------|----------|-----|-------------------------------------------------------------------------------------|--|--| | REV. ECN NO. Issue Date Change Description of Change | | | | Description of Change | | | | ** | 110867 | 03/01/02 | CTK | New Data Sheet | | | | *A | 114769 | 06/14/02 | BRK | Increase operating range<br>Clarify more test conditions<br>Tighten tsk to 250 max. | | | | *B | 122870 | 12/21/02 | RBI | Add power up requirements to maximum rating information | | |