# **SYNCHRONOUS DRAM MODULE** #### MT18LSDF6472G - 512MB For the latest data sheet, please refer to the Micron® Web site: www.micron.com/datasheets #### **Features** - 168-pin, dual in-line memory module (DIMM) - PC133- and PC100-compliant - · Registered inputs with one-clock delay - Utilizes 100 MHz and 133 MHz SDRAM devices - Phase-lock loop (PLL) clock driver to reduce loading - ECC-optimized pinout - 512MB (64 Meg x 72) - Single +3.3V ±0.3V power supply - Fully synchronous; all signals registered on positive edge of PLL clock - Internal pipelined operation; column address can be changed every clock cycle - Internal SDRAM banks for hiding row access/ precharge - Programmable burst lengths: 1, 2, 4, 8, or full page - Auto Precharge and Auto Refresh Modes - · Self Refresh Mode - 64ms refresh: 8,192 cycles - LVTTL-compatible inputs and outputs - Serial Presence-Detect (SPD) - Gold edge contacts | OPTIONS | MARKING | | | | | |-------------------------------------------------------|---------|--|--|--|--| | • Package | | | | | | | 168-pin DIMM (Standard) | G | | | | | | 168-pin DIMM (Lead-free) | Y | | | | | | <ul> <li>Frequency/CAS Latency<sup>1</sup></li> </ul> | | | | | | | 133 MHz/CL = 2 | -13E | | | | | | 133 MHz/CL = 3 | -133 | | | | | | 100 MHz/CL = 2 | -10E | | | | | NOTE: 1. Module latency; registered mode adds one clock cycle to CL. #### **Device Timing** Table 1: | MODULE<br>MARKINGS | PC100<br>CL - <sup>t</sup> RCD - <sup>t</sup> RP | PC133<br>CL - <sup>t</sup> RCD - <sup>t</sup> RP | |--------------------|--------------------------------------------------|--------------------------------------------------| | -13E | 2 - 2 - 2 | 2 - 2 - 2 | | -133 | 2 - 2 - 2 | 3 - 3 - 3 | | -10E | 2 - 2 - 2 | NA | #### Figure 1: 168-Pin DIMM (MO-161) #### Table 2: **Address Table** | | 512MB | |----------------------|-----------------| | Refresh Count | 8K | | Device Banks | 4 (BA0, BA1) | | Device Configuration | 64 Meg x 4 | | Row Addressing | 8K (A0-A12) | | Column Addressing | 2K (A0-A9, A11) | | Module Ranks | 1 (S0#, S2#) | #### Table 3: **Part Numbers** | PART NUMBER | CONFIGURATION | SYSTEM BUS<br>SPEED | |-------------------|---------------|---------------------| | MT18LSDF6472G-13E | 64 Meg x 72 | 133 MHz | | MT18LSDF6472G-133 | 64 Meg x 72 | 133 MHz | | MT18LSDF6472G-10E | 64 Meg x 72 | 100 MHz | The designators for component and PCB revision are the last two characters of each part number. Consult factory for current revision codes. Example: MT18LSDF6472G-133B1. Table 4: Pin Assignment (168-Pin DIMM Front | PIN | SYMBOL | PIN | SYMBOL | PIN | SYMBOL | PIN | SYMBOL | |-----|--------|-----|--------|-----|--------|-----|--------| | 1 | Vss | 22 | CB1 | 43 | Vss | 64 | Vss | | 2 | DQ0 | 23 | Vss | 44 | NC | 65 | DQ21 | | 3 | DQ1 | 24 | NC | 45 | S2# | 66 | DQ22 | | 4 | DQ2 | 25 | NC | 46 | DQMB2 | 67 | DQ23 | | 5 | DQ3 | 26 | Vdd | 47 | DQMB3 | 68 | Vss | | 6 | VDD | 27 | WE# | 48 | NC | 69 | DQ24 | | 7 | DQ4 | 28 | DQMB0 | 49 | Vdd | 70 | DQ25 | | 8 | DQ5 | 29 | DQMB1 | 50 | NC | 71 | DQ26 | | 9 | DQ6 | 30 | S0# | 51 | NC | 72 | DQ27 | | 10 | DQ7 | 31 | NC | 52 | CB2 | 73 | Vdd | | 11 | DQ8 | 32 | Vss | 53 | CB3 | 74 | DQ28 | | 12 | Vss | 33 | A0 | 54 | Vss | 75 | DQ29 | | 13 | DQ9 | 34 | A2 | 55 | DQ16 | 76 | DQ30 | | 14 | DQ10 | 35 | A4 | 56 | DQ17 | 77 | DQ31 | | 15 | DQ11 | 36 | A6 | 57 | DQ18 | 78 | Vss | | 16 | DQ12 | 37 | A8 | 58 | DQ19 | 79 | NC | | 17 | DQ13 | 38 | A10 | 59 | Vdd | 80 | NC | | 18 | Vdd | 39 | BA1 | 60 | DQ20 | 81 | WP | | 19 | DQ14 | 40 | Vdd | 61 | NC | 82 | SDA | | 20 | DQ15 | 41 | Vdd | 62 | NC | 83 | SCL | | 21 | CB0 | 42 | CK0 | 63 | NC | 84 | VDD | Table 5: Pin Assignment (168-Pin DIMM Back) | PIN | SYMBOL | PIN | SYMBOL | PIN | SYMBOL | PIN | SYMBOL | |-----|--------|-----|--------|-----|--------|-----|--------| | 85 | Vss | 106 | CB5 | 127 | Vss | 148 | Vss | | 86 | DQ32 | 107 | Vss | 128 | CKE0 | 149 | DQ53 | | 87 | DQ33 | 108 | NC | 129 | NC | 150 | DQ54 | | 88 | DQ34 | 109 | NC | 130 | DQMB6 | 151 | DQ55 | | 89 | DQ35 | 110 | VDD | 131 | DQMB7 | 152 | Vss | | 90 | VDD | 111 | CAS# | 132 | NC | 153 | DQ56 | | 91 | DQ36 | 112 | DQMB4 | 133 | Vdd | 154 | DQ57 | | 92 | DQ37 | 113 | DQMB5 | 134 | NC | 155 | DQ58 | | 93 | DQ38 | 114 | NC | 135 | NC | 156 | DQ59 | | 94 | DQ39 | 115 | RAS# | 136 | CB6 | 157 | Vdd | | 95 | DQ40 | 116 | Vss | 137 | CB7 | 158 | DQ60 | | 96 | Vss | 117 | A1 | 138 | Vss | 159 | DQ61 | | 97 | DQ41 | 118 | A3 | 139 | DQ48 | 160 | DQ62 | | 98 | DQ42 | 119 | A5 | 140 | DQ49 | 161 | DQ63 | | 99 | DQ43 | 120 | A7 | 141 | DQ50 | 162 | Vss | | 100 | DQ44 | 121 | A9 | 142 | DQ51 | 163 | NC | | 101 | DQ45 | 122 | BA0 | 143 | Vdd | 164 | NC | | 102 | VDD | 123 | A11 | 144 | DQ52 | 165 | SA0 | | 103 | DQ46 | 124 | VDD | 145 | NC | 166 | SA1 | | 104 | DQ47 | 125 | NC | 146 | NC | 167 | SA2 | | 105 | CB4 | 126 | A12 | 147 | REGE | 168 | VDD | Figure 2: 168-Pin DIMM Layout # **Table 6: Pin Descriptions** Pin numbers not listed in correct order; for more information, see Pin Assignment tables on page 2 | PINS | SYMBOL | TYPE | DESCRIPTION | |-----------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 27, 111, 115 | WE#, CAS#,<br>RAS# | Input | Command Inputs: WE#, CAS#, and RAS# (along with S#) define the command being entered. | | 42 | CK0 | Input | Clock: CK is distributed through an on-board PLL to all devices. | | 128 | CKE0 | Input | Clock Enable: CKE activates (HIGH) and deactivates (LOW) the CK signal. Deactivating the clock provides POWER-DOWN and SELF REFRESH operation (all device banks idle) or CLOCK SUSPEND operation (burst access in progress). CKE is synchronous except after the device enters power-down and self refresh modes, where CKE becomes asynchronous until after exiting the same mode. The input buffers, including CKE, are disabled during power-down and self refresh modes, providing low standby power. | | 30, 45 | S0#, S2# | Input | Chip Select: S# enables (registered LOW) and disables (registered HIGH) the command decoder. All commands are masked when S# is registered HIGH. S# is considered part of the command code. | | 28, 29, 46, 47, 112,<br>113, 130, 131 | DQMB0–<br>DQMB7 | Input | Input/Output Mask: DQMB is an input mask signal for write accesses and an output enable signal for read accesses. Input data is masked when DQMB is sampled HIGH during a WRITE cycle. The output buffers are placed in a High-Z state (two-clock latency) when DQMB is sampled HIGH during a READ cycle. | | 37, 122 | BA0, BA1 | Input | Bank Address: BA0 and BA1 define to which device bank the ACTIVE, READ, WRITE, or PRECHARGE command is being applied. | | 33–38, 117–121, 123,<br>126 | A0-A12 | Input | Address Inputs: Provide the row address for ACTIVE commands, and the column address and auto precharge bit (A10) for READ/WRITE commands, to select one location out of the memory array in the respective device bank. A10 sampled during a PRECHARGE command determines whether the PRECHARGE applies to one device bank (A10 LOW, device bank selected by BA0, BA1) or all device banks (A10 HIGH). The address inputs also provide the op-code during a MODE REGISTER SET command. BA0 and BA1 define which mode register (mode register or extended mode register) is loaded during the LOAD MODE REGISTER command. | | 81 | WP | Input | Write Protect: Serial presence-detect hardware write protect. | | 83 | SCL | Input | Serial Clock for Presence-Detect: SCL is used to synchronize the presence-detect data transfer to and from the module. | | 166, 167, 168 | SA0-SA2 | Input | Presence-Detect Address Inputs: These pins are used to configure the presence-detect device. | | 147 | REGE | Input | Register Enable. | | 2-5, 7-11, 13-17, 19,<br>20, 55-58, 60, 65-67,<br>69-82, 74-77, 86-89,<br>91-95, 97-101, 103,<br>104, 139-142, 144,<br>149-151, 153-156,<br>158-161 | DQ0-DQ63 | Input/<br>Output | Data I/Os: Data Bus | | 21, 22, 52, 53, 105, | CB0-CB7 | Input/ | ECC Check Bits. | | 106, 136, 137 | | Output | | | 82 | SDA | Input/<br>Output | Serial Presence-Detect Data: SDA is a bidirectional pin used to transfer addresses and data into and data out of the presence-detect portion of the module. | # **Table 6: Pin Descriptions** Pin numbers not listed in correct order; for more information, see Pin Assignment tables on page 2 | PINS | SYMBOL | TYPE | DESCRIPTION | |------------------------------------------------------------------------------------------------------------|--------|--------|-------------------------------------------------------------| | 6, 18, 26, 40, 41, 49, 59, 72, 84, 90, 102, 110, 124, 133, 143, 157, 168 | VDD | Supply | Power Supply: +3.3V ±0.3V. | | 1, 12, 23, 32, 43, 54,<br>64, 68, 78, 85, 96, 107,<br>116, 127, 138, 148,<br>152, 162 | Vss | Supply | Ground. | | 24, 25, 31, 44, 48, 50, 51, 61, 62, 63, 79, 80, 108, 109, 114, 125, 129, 132, 134, 135, 145, 146, 163, 164 | NC | _ | Not Connected: These pins are not connected on this module. | Figure 3: Functional Block Diagram NOTE: DDR SDRAM = MT48LC64M4A2FB 1. All resistor values are $10\Omega$ unless otherwise specified. #### **General Description** The MT18LSDF6472G is a high-speed CMOS, dynamic random-access, 512MB memory module organized in a x72 (ECC) configuration. This module uses internally configured quad-bank SDRAMs with a synchronous interface (all signals are registered on the positive edge of the clock signal). Read and write accesses to SDRAM modules are burst oriented; accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Accesses begin with the registration of an ACTIVE command, which is then followed by a READ or WRITE command. The address bits registered coincident with the ACTIVE command are used to select the device bank and row to be accessed (BA0, BA1 select the device bank; A0–A12 select the device row). The address bits registered coincident with the READ or WRITE command are used to select the starting device column location for the burst access. SDRAM modules provide for programmable read or write burst lengths of 1, 2, 4, or 8 locations, or full page, with a burst terminate option. An auto precharge function may be enabled to provide a self-timed row precharge that is initiated at the end of the burst sequence. SDRAM modules use an internal pipelined architecture to achieve high-speed operation. This architecture is compatible with the 2n rule of prefetch architectures, but it also allows the device column address to be changed on every clock cycle to achieve a high-speed, fully random access. Precharging one device bank while accessing one of the other three device banks will hide the PRECHARGE cycles and provide seamless, high-speed, random-access operation. SDRAM modules are designed to operate in +3.3V $\pm 0.3V$ , low-power memory systems. An auto refresh mode is provided, along with a power-saving, power-down mode. All inputs and outputs are LVTTL-compatible. SDRAM modules offer substantial advances in DRAM operating performance, including the ability to synchronously burst data at a high data rate with automatic column-address generation, the ability to interleave between device banks in order to hide precharge time, and the capability to randomly change device column addresses on each clock cycle during a burst access. For more information regarding SDRAM operation, refer to the 256Mb SDRAM component data sheet. #### **PLL and Register Operation** This module can be operated in either registered mode (REGE pin HIGH), where the control/address input signals are latched in the register on one rising clock edge and sent to the SDRAM devices on the following rising clock edge (data access is delayed by one clock), or in buffered mode (REGE pin LOW) where the input signals pass through the register/buffer to the SDRAM devices on the same clock. A phase-lock loop (PLL) on the modules is used to redrive the clock signals to the SDRAM devices to minimize system clock loading (CK0 is connected to the PLL, and CK1, CK2, and CK3 are terminated). ### **Serial Presence-Detect Operation** This module incorporates serial presence-detect (SPD). The SPD function is implemented using a 2,048-bit EEPROM. This nonvolatile storage device contains 256 bytes. The first 128 bytes can be programmed by Micron to identify the module type and various SDRAM organizations and timing parameters. The remaining 128 bytes of storage are available for use by the customer. System READ/WRITE operations between the master (system logic) and the slave EEPROM device (DIMM) occur via a standard IIC bus using the DIMM's SCL (clock) and SDA (data) signals, together with SA (2:0), which provide eight unique DIMM/EEPROM addresses. Write protect (WP) is tied to ground on the module, permanently disabling hardware write protect. #### **Device Description** In general, the 256Mb SDRAM component device used for this modules is a quad-bank DRAM, that operate at 3.3V and include a synchronous interface (all signals are registered on the positive edge of the clock signal, CK0). The four banks of a x4, 256Mb device are each configured as 8,192 bit-rows, by 2,048 bit-columns, by 4 input/output bits. ### **Module Functional Description** Module read and write accesses are burst oriented; accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Accesses begin with the registration of an ACTIVE command, which is then followed by a READ or WRITE command. The address bits registered coincident with the ACTIVE command are used to select the device bank and row to be accessed. BAO and BAI select the device bank, AO–A12, select the device row. The address bits A0–A9, A11 registered coincident with the READ or WRITE command, are used to select the starting device column location for the burst access. Prior to normal operation, the SDRAM must be initialized. The following sections provide detailed information covering device initialization, register definition, command descriptions and device operation. #### **Initialization** SDRAMs must be powered up and initialized in a predefined manner. Operational procedures other than those specified may result in undefined operation. Once power is applied to VDD and VDDQ (simultaneously) and the clock is stable (stable clock is defined as a signal cycling within timing constraints specified for the clock pin), the SDRAM requires a 100µs delay prior to issuing any command other than a COMMAND INHIBIT or NOP. Starting at some point during this 100µs period and continuing at least through the end of this period, Command Inhibit or NOP commands should be applied. Once the 100µs delay has been satisfied with at least one Command Inhibit or NOP command having been applied, a PRECHARGE command should be applied. All device banks must then be precharged, thereby placing the device in the all banks idle state. Once in the idle state, two AUTO refresh cycles must be performed. After the AUTO refresh cycles are complete, the SDRAM is ready for mode register programming. Because the mode register will power up in an unknown state, it should be loaded prior to applying any operational command. #### **Mode Register Definition** The mode register is used to define the specific mode of operation of the SDRAM device. This definition includes the selection of a burst length, a burst type, a CAS latency, an operating mode and a write burst mode, as shown in the Mode Register Definition Diagram. The mode register is programmed via the LOAD MODE REGISTER command and will retain the stored information until it is programmed again or the device loses power. Mode register bits M0–M2 specify the burst length, M3 specifies the type of burst (sequential or interleaved), M4–M6 specify the CAS latency, M7 and M8 specify the operating mode, M9 specifies the write burst mode, and M10 and M11 are reserved for future use. A12 (M12) is undefined, but should be driven LOW during loading of mode register. The mode register must be loaded when all device banks are idle, and the controller must wait the specified time before initiating the subsequent operation. Violating either of these requirements will result in unspecified operation. #### **Burst Length** Read and write accesses to the SDRAM are burst oriented, with the burst length being programmable, as shown in Figure 4, Mode Register Definition Diagram. The burst length determines the maximum number of column locations that can be accessed for a given READ or WRITE command. Burst lengths of 1, 2, 4, or 8 locations are available for both the sequential and the interleaved burst types, and a full-page burst is available for the sequential type. The full-page burst is used in conjunction with the BURST TERMINATE command to generate arbitrary burst lengths. Figure 4: Mode Register Definition Diagram **Table 7: Burst Definition Table** | | STARTING | | | 0 | CESSES WITHIN JRST | | |------------------|----------------------------|-----------|-----------|------------------------------------------|--------------------|--| | BURST<br>LENGTH | COLUMN | | ΛN | TYPE =<br>SEQUENTIAL | TYPE = INTERLEAVED | | | | | | <b>A0</b> | | | | | 2 | | | 0 | 0-1 | 0-1 | | | | | | 1 | 1-0 | 1-0 | | | | | <b>A1</b> | Α0 | | | | | | | 0 | 0 | 0-1-2-3 | 0-1-2-3 | | | 4 | | 0 | 1 | 1-2-3-0 | 1-0-3-2 | | | | | 1 | 0 | 2-3-0-1 | 2-3-0-1 | | | | | 1 1 | | 3-0-1-2 | 3-2-1-0 | | | | A2 | <b>A1</b> | Α0 | | | | | | 0 | 0 | 0 | 0-1-2-3-4-5-6-7 | 0-1-2-3-4-5-6-7 | | | | 0 | 0 | 1 | 1-2-3-4-5-6-7-0 | 1-0-3-2-5-4-7-6 | | | | 0 | 1 | 0 | 2-3-4-5-6-7-0-1 | 2-3-0-1-6-7-4-5 | | | 8 | 0 | 1 | 1 | 3-4-5-6-7-0-1-2 | 3-2-1-0-7-6-5-4 | | | | 1 | 0 | 0 | 4-5-6-7-0-1-2-3 | 4-5-6-7-0-1-2-3 | | | | 1 | 0 | 1 | 5-6-7-0-1-2-3-4 | 5-4-7-6-1-0-3-2 | | | | 1 | 1 | 0 | 6-7-0-1-2-3-4-5 | 6-7-4-5-2-3-0-1 | | | | 1 | 1 | 1 | 7-0-1-2-3-4-5-6 | 7-6-5-4-3-2-1-0 | | | Full Page<br>(y) | n= A0-A9<br>(location 0-y) | | | Cn, Cn+1, Cn+2<br>Cn+3, Cn+4<br>Cn-1, Cn | Not Supported | | #### NOTE: - 1. For full-page accesses: y = 2,048. - For a burst length of two, A1–A9, A11 select the blockof-two burst; A0 selects the starting column within the block. - 3. For a burst length of four,A2–A9, A11 select the block-of-four burst; A0–A1 select the starting column within the block. - 4. For a burst length of eight, A3–A9, A11 select the block-of-eight burst; A0–A2 select the starting column within the block - 5. For a full-page burst, the full row is selected and A0-A9, A11 select the starting column. - Whenever a boundary of the block is reached within a given sequence above, the following access wraps within the block. - 7. For a burst length of one, A0–A9, A11 select the unique column to be accessed, and mode register bit M3 is ignored. Reserved states should not be used, as unknown operation or incompatibility with future versions may result. When a READ or WRITE command is issued, a block of columns equal to the burst length is effectively selected. All accesses for that burst take place within this block, meaning that the burst will wrap within the block if a boundary is reached, as shown in Figure 7, Burst Definition Table. The block is uniquely selected by A1–A9, A11 when the burst length is set to two; A2–A9, A11 when the burst length is set to four; and by A3–A9, A11 when the burst length is set to eight. The remaining (least significant) address bit(s) is (are) used to select the starting location within the block. Fullpage bursts wrap within the page if the boundary is reached, as shown in Figure 7, Burst Definition Table. #### **Burst Type** Accesses within a given burst may be programmed to be either sequential or interleaved; this is referred to as the burst type and is selected via bit M3. The ordering of accesses within a burst is determined by the burst length, the burst type and the starting column address, as shown in Figure 7, Burst Definition Table. ### **CAS Latency** The CAS latency is the delay, in clock cycles, between the registration of a READ command and the availability of the first piece of output data. The latency can be set to two or three clocks. If a READ command is registered at clock edge n, and the latency is m clocks, the data will be available by clock edge n + m. DQ will start driving as a result of the clock edge one cycle earlier (n + m - 1), and provided that the relevant access times are met, the data will be valid by clock edge n + m. For example, assuming that the clock cycle time is such that all relevant access times are met, if a read command is registered at T0 and the latency is programmed to two clocks, DQ will start driving after T1 and the data will be valid by T2, as shown in Figure 5, CAS Latency Diagram. Table 8, CAS Latency Table, indicates the operating frequencies at which each CAS latency setting can be used. Reserved states should not be used as unknown operation or incompatibility with future versions may result. # **Operating Mode** The normal operating mode is selected by setting M7 and M8 to zero; the other combinations of values for M7 and M8 are reserved for future use and/or test modes. The programmed burst length applies to both read and write bursts. Test modes and reserved states should not be used because unknown operation or incompatibility with future versions may result. #### Write Burst Mode When M9 = 0, the burst length programmed via M0–M2 applies to both read and write bursts; when M9 = 1, the programmed burst length applies to read bursts, but write accesses are single-location (nonburst) accesses. **Table 8: CAS Latency Table** Registered mode adds one clock cycle to CL | | ALLOWABLE OPERATING<br>CLOCK FREQUENCY (MHz) | | | | | | | |-------|----------------------------------------------|-----------------|--|--|--|--|--| | SPEED | CAS LATENCY = 2 | CAS LATENCY = 3 | | | | | | | -13E | ≤ 133 | ≤ 143 | | | | | | | -133 | ≤ 100 | ≤ 133 | | | | | | | -10E | ≤ 100 | N/A | | | | | | **Figure 5: CAS Latency Diagram** #### **Commands** Table 9, SDRAM Commands and DQMB Operation Truth Table, provides a quick reference of available commands. This is followed by written description of each command. For a more detailed description of commands and operations, refer to the 256Mb SDRAM component data sheet. #### **Table 9: SDRAM Commands and DQMB Operation Truth Table** CKE is HIGH for all commands shown except SELF REFRESH | NAME (FUNCTION) | CS# | RAS# | CAS# | WE# | DQMB | ADDR | DQ | NOTES | |--------------------------------------------------------|-----|------|------|-----|------|--------------|--------|-------| | COMMAND INHIBIT (NOP) | Н | Х | Х | Х | Х | Х | Х | | | NO OPERATION (NOP) | L | Н | Н | Н | Х | Х | Х | | | ACTIVE (Select bank and activate row) | L | L | Н | Н | Х | Bank/<br>Row | Х | 1 | | READ (Select bank and column, and start READ burst) | L | Н | L | Н | L/H | Bank/Col | Х | 2 | | WRITE (Select bank and column, and start WRITE burst) | L | Н | L | L | L/H | Bank/Col | Valid | 2 | | BURST TERMINATE | L | Н | Н | L | Х | Х | Active | | | PRECHARGE (Deactivate row in bank or banks) | L | L | Н | L | Х | Code | Х | 3 | | AUTO REFRESH or SELF REFRESH (Enter self refresh mode) | L | L | L | Н | Х | Х | Х | 4, 5 | | LOAD MODE REGISTER | L | L | L | L | Х | Op-code | Х | 6 | | Write Enable/Output Enable | _ | _ | _ | _ | L | _ | Active | 7 | | Write Inhibit/Output High-Z | _ | _ | _ | _ | Н | _ | High-Z | 7 | #### NOTE: - 1. A0-A12 provide row address; BA0-BA1 determine which device bank is made active. - 2. A0–A9, A11 provide column address; A10 HIGH enables the auto-precharge feature (nonpersistent), while A10 LOW disables the auto-precharge feature; BA0–BA1 determine which device bank is being read from or written to. - 3. A10 LOW: BA0–BA1 determine which device bank is being precharged. A10 HIGH: all device banks are precharged and BA0, BA1 are "Don't Care." - 4. This command is AUTO REFRESH if CKE is HIGH, SELF REFRESH if CKE is LOW. - 5. Internal refresh counter controls row addressing; all inputs and I/Os are "Don't Care" except for CKE. - 6. A0-A11 define the op-code written to the mode register and A12 should be driven LOW. - 7. Activates or deactivates DQ during WRITEs (zero-clock delay) and READs (two-clock delay). ### **Absolute Maximum Ratings** Stresses greater than those listed may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions above those indicated in the opera- tional sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. .-55°C to +150°C .....18W | Voltage on VDD, VDDQ Supply | Storage Temperature (plastic) | |----------------------------------|-------------------------------| | Relative to Vss1V to +4.6V | Power Dissipation | | Voltage on Inputs NC or I/O Pins | | | Relative to Vss1V to +4.6V | | | Operating Temperature | | | $T_A$ (Commercial)0°C to +55°C | | | | | #### **Table 10: DC Electrical Characteristics and Operating Conditions** Notes: 1, 5, 6; notes appear on page 14; VDD, VDDQ = $\pm 3.3V \pm 0.3V$ | PARAMETER/CONDITION | SYMBOL | MIN | MAX | UNITS | NOTES | | |-----------------------------------------------------------------------------------------------------|-------------------------------------------|------|-----|-----------|-------|----| | SUPPLY VOLTAGE | VDD, VDDQ | 3 | 3.6 | V | | | | INPUT HIGH VOLTAGE: Logic 1; All inputs | | ViH | 2 | VDD + 0.3 | V | 22 | | INPUT LOW VOLTAGE: Logic 0; All inputs | VIL | -0.3 | 0.8 | V | 22 | | | INPUT LEAKAGE CURRENT:<br>Any input $0V \le VIN \le VDD$<br>(All other pins not under test = $0V$ ) | Command and<br>Address Inputs,<br>CK, CKE | lı | -10 | 10 | μΑ | 33 | | | DQ, DQMB | 1 | -5 | 5 | | | | OUTPUT LEAKAGE CURRENT: DQ pins are dis $0V \le Vout \le VddQ$ | loz | -10 | 10 | μΑ | 33 | | | OUTPUT LEVELS: Output High Voltage (IOUT | Voн | 2.4 | - | V | | | | Output Low Voltage (IOUT = 4mA) | | Vol | - | 0.4 | V | | #### **Table 11: IDD Specifications and Conditions** Notes: 1, 5, 6, 11, 13; notes appear on page 14; VDD, VDDQ = $+3.3V \pm 0.3V$ ; SDRAM component values only | | | MAX | | | | | | |------------------------------------------------------------------------------------------------|------------------------------|--------|-------|-------|-------|---------------|----------------| | PARAMETER/CONDITION | | SYMBOL | -13E | -133 | -10E | UNITS | NOTES | | OPERATING CURRENT: Active Mode; Burst =<br><sup>t</sup> RC = <sup>t</sup> RC (MIN) | IDD1 | 2,430 | 2,250 | 2,250 | mA | 3, 18, 19, 30 | | | STANDBY CURRENT: Power-Down Mode; All banks idle; CKE = LOW | IDD2 | 36 | 36 | 36 | mA | 30 | | | STANDBY CURRENT: Active Mode;CKE = HIG device banks active after <sup>t</sup> RCD met; No acce | | IDD3 | 720 | 720 | 720 | mA | 3, 12, 19, 30 | | OPERATING CURRENT: Burst Mode; Continuo WRITE; All device banks active | ous burst; READ or | IDD4 | 2,430 | 2,430 | 2,430 | mA | 3, 18, 19, 30 | | AUTO REFRESH CURRENT | ${}^{t}RC = {}^{t}RFC (MIN)$ | IDD5 | 5,130 | 4,860 | 4,860 | mA | 3, 12 | | CKE = HIGH; CS# = HIGH $^{t}$ RFC = 7.8125 $\mu$ s | | IDD6 | 63 | 63 | 63 | mA | 18, 19, 30, 31 | | SELF REFRESH CURRENT: CKE ≤ 0.2V | | IDD7 | 45 | 45 | 45 | mA | 4 | # **Table 12: Capacitance** Note 2; notes appear on page 14 | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | |-----------------------------------------------------------|--------|-----|-----|-----|-------| | Input Capacitance: A0-A12, BA0, BA1, RAS#, CAS#, WE#, CKE | Cı1 | _ | 8 | _ | pF | | Input Capacitance: S#, DQMB | CI2 | _ | 4 | _ | pF | | Input Capacitance: CK0 | CI2 | _ | 14 | _ | pF | | Input Capacitance: SCL, SA, SDA | CI3 | - | - | 10 | pF | | Input Capacitance: CK | CI3 | - | 12 | - | pF | | Input Capacitance: REGE | Cı4 | 1.5 | _ | 12 | pF | | Input/Output Capacitance: DQ, CB | CIO | 6 | - | 12 | pF | # **Table 13: Electrical Characteristics and Recommended AC Operating Conditions** Notes: 5, 6, 8, 9, 11; notes appear on page 14 Module AC timing parameters comply with PC100 and PC133 Design Specs, based on component parameters | ACCHARACTERISTICS | | | - | 13E | - | 133 | - | 10E | | | |---------------------------------|---------|------------------------------|-----|---------|-----|---------|-----|---------|-------|-------| | PARAMETER | | SYMBOL | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | NOTES | | Access timefrom CLK (pos.edge) | CL= 3 | tAC(3) | | 5.4 | | 5.4 | | 6 | ns | 27 | | | CL= 2 | <sup>t</sup> AC(2) | | 5.4 | | 6 | | 6 | ns | | | Address hold time | 1 | <sup>t</sup> AH | 0.8 | | 0.8 | | 1 | | ns | | | Address setup time | | <sup>t</sup> AS | 1.5 | | 1.5 | | 2 | | ns | | | CLK high-level width | | <sup>t</sup> CH | 2.5 | | 2.5 | | 3 | | ns | | | CLK low-level width | | <sup>t</sup> CL | 2.5 | | 2.5 | | 3 | | ns | | | Clock cycle time | CL= 3 | tCK(3) | 7 | | 7.5 | | 8 | | ns | 23 | | | CL = 2 | tCK(2) | 7.5 | | 10 | | 10 | | ns | 23 | | CKE holdt ime | 1 | <sup>t</sup> CKH | 0.8 | | 0.8 | | 1 | | ns | | | CKE setup time | | <sup>t</sup> CKS | 1.5 | | 1.5 | | 2 | | ns | | | CS#, RAS#, CAS#, WE#, DQM hole | d time | <sup>t</sup> CMH | 0.8 | | 0.8 | | 1 | | ns | | | CS#, RAS#, CAS#, WE#, DQM setu | ıp time | <sup>t</sup> CMS | 1.5 | | 1.5 | | 2 | | ns | | | Data-in hold time | | <sup>t</sup> DH | 0.8 | | 0.8 | | 1 | | ns | | | Data-in setup time | | <sup>t</sup> DS | 1.5 | | 1.5 | | 2 | | ns | | | Data-out high-impedance time | CL = 3 | tHZ(3) | | 5.4 | | 5.4 | | 6 | ns | 10 | | | CL = 2 | tHZ(2) | | 5.4 | | 6 | | 7 | ns | 10 | | Data-out low-impedance time | • | <sup>t</sup> LZ | 1 | | 1 | | 1 | | ns | | | Data-out hold time (load) | | <sup>t</sup> OH | 3 | | 3 | | 3 | | ns | | | Data-out hold time (noload) | | <sup>t</sup> OH <sub>N</sub> | 1.8 | | 1.8 | | 1.8 | | ns | 28 | | ACTIVE to PRECHARGE command | t | <sup>t</sup> RAS | 37 | 120,000 | 44 | 120,000 | 50 | 120,000 | ns | 29 | | ACTIVE to ACTIVE command period | | <sup>t</sup> RC | 60 | | 66 | | 70 | | ns | | | ACTIVE to READ or WRITE delay | | <sup>t</sup> RCD | 15 | | 20 | | 20 | | ns | | | Refresh period (8,192 rows) | | <sup>t</sup> REF | | 64 | | 64 | | 64 | ms | | | AUTOREFRESH period | | <sup>t</sup> RFC | 66 | | 66 | | 70 | | ns | | | PRECHARGE command period | | <sup>t</sup> RP | 15 | | 20 | | 20 | | ns | | # Table 13: Electrical Characteristics and Recommended AC Operating Conditions (Continued) Notes: 5, 6, 8, 9, 11; notes appear on page 14 | ACCHARACTERISTICS | | | -13E | | -133 | | -10E | | | |----------------------------------------|------------------|-------------------|------|---------------------|------|-------------------|------|-------|-------| | PARAMETER | SYMBOL | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | NOTES | | ACTIVE bank a to ACTIVE bank b command | <sup>t</sup> RRD | 14 | | 15 | | 20 | | ns | | | Transition time | <sup>t</sup> T | 0.3 | 1.2 | 0.3 | 1.2 | 0.3 | 1.2 | ns | 7 | | WRITE recovery time | <sup>t</sup> WR | 1 CLK<br>+<br>7ns | | 1 CLK<br>+<br>7.5ns | | 1 CLK<br>+<br>7ns | | ns | 24 | | | | 14 | | 15 | | 15 | | ns | 25 | | Exit SELFREFRESH to ACTIVE command | <sup>t</sup> XSR | 67 | | 75 | | 80 | | ns | 20 | #### **Table 14: AC Functional Characteristics** Notes: 5, 6, 7, 8, 9, 11; notes appear on page 14 | PARAMETER | | SYMBOL | -13E | -133 | -10E | UNITS | NOTES | |---------------------------------------------------------|------------------|-------------------|------|------|-----------------|-----------------|--------| | READ/WRITE command to READ/WRITE command | | <sup>t</sup> CCD | 1 | 1 | 1 | <sup>t</sup> CK | 17 | | CKE to clock disable or power-down entry mode | | <sup>t</sup> CKED | 1 | 1 | 1 | <sup>t</sup> CK | 14 | | CKE to clock enable or power-down exit setup mode | | <sup>t</sup> PED | 1 | 1 | 1 | <sup>t</sup> CK | 14 | | DQM to input data delay | | <sup>t</sup> DQD | 0 | 0 | 0 | <sup>t</sup> CK | 17 | | DQM to data mask during WRITEs | | <sup>t</sup> DQM | 0 | 0 | 0 | <sup>t</sup> CK | 17 | | DQM to data high-impedance during READs | <sup>t</sup> DQZ | 2 | 2 | 2 | <sup>t</sup> CK | 17 | | | WRITE command to input data delay | | <sup>t</sup> DWD | 0 | 0 | 0 | <sup>t</sup> CK | 17 | | Data-in to ACTIVE command | | <sup>t</sup> DAL | 4 | 5 | 4 | <sup>t</sup> CK | 15, 21 | | Data-in to PRECHARGE command | | <sup>t</sup> DPL | 2 | 2 | 2 | <sup>t</sup> CK | 16, 21 | | Last data-in to burst STOP command | | <sup>t</sup> BDL | 1 | 1 | 1 | <sup>t</sup> CK | 17 | | Last data-in to new READ/WRITE command | | <sup>t</sup> CDL | 1 | 1 | 1 | <sup>t</sup> CK | 17 | | Last data-in to PRECHARGE command | | <sup>t</sup> RDL | 2 | 2 | 2 | <sup>t</sup> CK | 16, 21 | | LOAD MODE REGISTER command to ACTIVE or REFRESH command | | <sup>t</sup> MRD | 2 | 2 | 2 | <sup>t</sup> CK | 26 | | Data-out to high-impedance from PRECHARGE | CL = 3 | tROH(3) | 3 | 3 | 3 | <sup>t</sup> CK | 17 | | command | CL = 2 | tROH(2) | 2 | 2 | 2 | <sup>t</sup> CK | 17 | #### **Notes** - 1. All voltages referenced to Vss. - 2. This parameter is sampled. VDD, VDDQ = +3.3V; f = 1 MHz; $T_A = 25$ °C; pin under test biased at 1.4V. - 3. IDD is dependent on output loading and cycle rates. Specified values are obtained with minimum cycle time and the outputs open. - 4. Enables on-chip refresh and address counters. - 5. The minimum specifications are used only to indicate cycle time at which proper operation over the full temperature range is ensured (0°C $\leq$ T<sub>A</sub> $\leq$ +55°C). - 6. An initial pause of 100µs is required after power-up, followed by two AUTO REFRESH commands, before proper device operation is ensured. (VDD and VDDQ must be powered up simultaneously. Vss and VssQ must be at same potential.) The two AUTO REFRESH command wake-ups should be repeated any time the <sup>t</sup>REF refresh requirement is exceeded. - 7. AC characteristics assume ${}^{t}T = 1$ ns. - 8. In addition to meeting the transition rate specification, the clock and CKE must transit between VIH and VIL (or between VIL and VIH) in a monotonic manner. - 9. Outputs measured at 1.5V with equivalent load: - 10. <sup>t</sup>HZ defines the time at which the output achieves the open circuit condition; it is not a reference to VOH or VOL. The last valid data element will meet <sup>t</sup>OH before going High-Z. - 11. AC timing and IDD tests have VIL = 0V and VIH = 3V, with timing referenced to 1.5V crossover point. If the input transition time is longer than 1ns, then the timing is referenced at VIL (MAX) and VIH (MIN) and no longer at the ISV crossover point. - 12. Other input signals are allowed to transition no more than once every two clocks and are otherwise at valid VIH or VIL levels. - 13. IDD specifications are tested after the device is properly initialized. - 14. Timing actually specified by <sup>t</sup>CKS; clock(s) specified as a reference only at minimum cycle rate. - 15. Timing actually specified by <sup>t</sup>WR plus <sup>t</sup>RP; clock(s) specified as a reference only at minimum cycle rate. - 16. Timing actually specified by <sup>t</sup>WR. - 17. Required clocks are specified by JEDEC functionality and are not dependent on any timing parameter. - 18. The IDD current will increase or decrease proportionally according to the amount of frequency alteration for the test condition. - Address transitions average one transition every two clocks. - 20. CLK must be toggled a minimum of two times during this period. - 21. Based on <sup>t</sup>CK = 10ns for -10E; <sup>t</sup>CK = 7.5ns for -133 and -13E. - 22. VIH overshoot: VIH (MAX) = VDDQ + 2V for a pulse width $\leq$ 3ns, and the pulse width cannot be greater than one third of the cycle rate. VIL undershoot: VIL (MIN) = -2V for a pulse width $\leq$ 3ns. - 23. The clock frequency must remain constant (stable clock is defined as a signal cycling within timing constraints specified for the clock pin) during access or precharge states (READ, WRITE, including <sup>t</sup>WR, and PRECHARGE commands). CKE may be used to reduce the data rate. - 24. Auto precharge mode only. The precharge timing budget (<sup>t</sup>RP) begins 7ns for -13E; 7.5ns for -133; and 7ns for -10E after the first clock delay, after the last WRITE is executed. May not exceed limit set for precharge mode. - 25. Precharge mode only. - 26. JEDEC and PC100 specify three clocks. - 27. <sup>t</sup>AC for -133/-13E at CL = 3 with no load is 4.6ns and is guaranteed by design. - 28. Parameter guaranteed by design. - 29. For -13E, CL = 2 and ${}^{t}CK = 7.5$ ns; for -133, CL = 3 and ${}^{t}CK = 7.5$ ns; for -10E, CL = 2 and ${}^{t}CK = 10$ ns - 30. CKE is HIGH during refresh command period <sup>t</sup>RFC (MIN) else CKE is LOW. The IDD6 limit is actually a nominal value and does not result in a fail value. - 31. Refer to device data sheet for timing waveforms. - 32. The value of <sup>t</sup>RAS used in -13E speed grade modules is calculated from <sup>t</sup>RC <sup>t</sup>RP. - 33. Leakage number reflects the worst case leakage possible through the module pin, not what each memory device contributes. #### **SPD Clock and Data Conventions** Data states on the SDA line can change only during SCL LOW. SDA state changes during SCL HIGH are reserved for indicating start and stop conditions (as shown in Figure 6, Data Validity, and Figure 7, Definition of Start and Stop). #### **SPD Start Condition** All commands are preceded by the start condition, which is a HIGH-to-LOW transition of SDA when SCL is HIGH. The SPD device continuously monitors the SDA and SCL lines for the start condition and will not respond to any command until this condition has been met. ### **SPD Stop Condition** All communications are terminated by a stop condition, which is a LOW-to-HIGH transition of SDA when SCL is HIGH. The stop condition is also used to place the SPD device into standby power mode. #### Figure 6: Data Validity #### **SPD Acknowledge** Acknowledge is a software convention used to indicate successful data transfers. The transmitting device, either master or slave, will release the bus after transmitting eight bits. During the ninth clock cycle, the receiver will pull the SDA line LOW to acknowledge that it received the eight bits of data (as shown in Figure 8, Acknowledge Response From Receiver). The SPD device will always respond with an acknowledge after recognition of a start condition and its slave address. If both the device and a WRITE operation have been selected, the SPD device will respond with an acknowledge after the receipt of each subsequent eight bit word. In the read mode the SPD device will transmit eight bits of data, release the SDA line and monitor the line for an acknowledge. If an acknowledge is detected and no stop condition is generated by the master, the slave will continue to transmit data. If an acknowledge is not detected, the slave will terminate further data transmissions and await the stop condition to return to standby power mode. Figure 7: Definition of Start and Stop Figure 8: Acknowledge Response From Receiver # **Table 15: EEPROM Device Select Code** The most significant bit (b7) is sent first | SELECT CODE | | DEVICE TYPE IDENTIFIER | | | | CHIP ENABLE | | | |--------------------------------------|---|------------------------|----|----|-----|-------------|-----|----| | | | b6 | b5 | b4 | b3 | b2 | b1 | b0 | | Memory Area Select Code (two arrays) | 1 | 0 | 1 | 0 | SA2 | SA1 | SA0 | R₩ | | Protection Register Select Code | 0 | 1 | 1 | 0 | SA2 | SA1 | SA0 | RW | # **Table 16: EEPROM Operating Modes** | MODE | RW BIT | WC | BYTES | INITIAL SEQUENCE | |----------------------|--------|------------|-------|----------------------------------------------------| | Current Address Read | 1 | VIH or VIL | 1 | Start, Device Select, RW = 1 | | Random Address Read | 0 | VIH or VIL | 1 | Start, Device Select, $R\overline{W}$ = 0, Address | | | 1 | VIH or VIL | | RESTART, Device Select, RW= 1 | | Sequential Read | 1 | VIH or VIL | ≥ 1 | Similar to Current or Random Address Read | | Byte Write | 0 | VIL | 1 | START, Device Select, $R\overline{W} = 0$ | | Page Write | 0 | VIL | ≤ 16 | START, Device Select, $R\overline{W} = 0$ | **Figure 9: SPD EEPROM Timing Diagram** ### **Table 17: Serial Presence-Detect EEPROM DC Operating Conditions** $VDD = +3.3V \pm 0.3V$ ; all voltages referenced to Vss | PARAMETER/CONDITION | SYMBOL | MIN | MAX | UNITS | |------------------------------------------------------------------------|-----------|-----------|-----------|-------| | SUPPLY VOLTAGE | VDD | 3 | 3.6 | V | | INPUT HIGH VOLTAGE: Logic 1; All inputs | ViH | VDD x 0.7 | VDD + 0.5 | V | | INPUT LOW VOLTAGE: Logic 0; All inputs | VIL | -1 | VDD x 0.3 | V | | OUTPUT LOW VOLTAGE: IOUT = 3mA | Vol | _ | 0.4 | V | | INPUT LEAKAGE CURRENT: V <sub>IN</sub> = GND to VDD | ILI | -10 | 10 | μΑ | | OUTPUT LEAKAGE CURRENT: VOUT = GND to VDD | ILO | -10 | 10 | μΑ | | STANDBY CURRENT: SCL = SDA = VDD - 0.3V; All other inputs = Vss or VDD | Iccs | - | 30 | μΑ | | POWER SUPPLY CURRENT: | Icc Write | _ | 3 | mA | | | Icc Read | _ | 1 | mA | #### **Table 18: Serial Presence-Detect EEPROM AC Operating Conditions** All voltages referenced to Vss; $VDDSPD = +3.3V \pm 0.3V$ | PARAMETER/CONDITION | SYMBOL | MIN | MAX | UNITS | NOTES | |-------------------------------------------------------------|---------------------|-----|-----|-------|-------| | SCL LOW to SDA data-out valid | <sup>t</sup> AA | 0.2 | 0.9 | μs | 1 | | Time the bus must be free before a new transition can start | <sup>t</sup> BUF | 1.3 | | μs | | | Data-out hold time | <sup>t</sup> DH | 200 | | ns | | | SDA and SCL fall time | <sup>t</sup> F | | 300 | ns | 2 | | Data-in hold time | tHD:DAT | 0 | | μs | | | Start condition hold time | tHD:STA | 0.6 | | μs | | | Clock HIGH period | <sup>t</sup> HIGH | 0.6 | | μs | | | Noise suppression time constant at SCL, SDA inputs | <sup>t</sup> l | | 50 | ns | | | Clock LOW period | <sup>t</sup> LOW | 1.3 | | μs | | | SDA and SCL rise time | <sup>t</sup> R | | 0.3 | μs | 2 | | SCL clock frequency | fSCL | | 400 | KHz | | | Data-in setup time | tSU:DAT | 100 | | ns | | | Start condition setup time | <sup>t</sup> SU:STA | 0.6 | | μs | 3 | | Stop condition setup time | <sup>t</sup> SU:STO | 0.6 | | μs | | | WRITE cycle time | <sup>t</sup> WRC | | 10 | ms | 4 | #### NOTE: - 1. To avoid spurious START and STOP conditions, a minimum delay is placed between SCL = 1 and the falling or rising edge of SDA. - 2. This parameter is sampled. - 3. For a reSTART condition, or following a WRITE cycle. - 4. The SPD EEPROM WRITE cycle time (<sup>t</sup>WRC) is the time from a valid stop condition of a write sequence to the end of the EEPROM internal erase/program cycle. During the WRITE cycle, the EEPROM bus interface circuit is disabled, SDA remains HIGH due to pull-up resistor, and the EEPROM does not respond to its slave address. #### **Table 19: Serial Presence-Detect Matrix** "1"/"0": Serial data, "driven to HIGH"/"driven to LOW"; $VDD = +3.3V \pm 0.3V$ | BYTE | DESCRIPTION | ENTRY (VERSION) | MT18LSDF6472G | |------|-------------------------------------------------------------------|------------------------------|---------------| | 0 | Number of Bytes Used by Micron | 128 | 80 | | 1 | Total Number of SPD Memory Bytes | 256 | 08 | | 2 | Memory Type | SDRAM | 04 | | 3 | Number of Row Addresses | 13 | 0D | | 4 | Number of Column Addresses | 11 | OB | | 5 | Number of Module Ranks | 1 | 01 | | 6 | Module Data Width | 72 | 48 | | 7 | Module Data Width (Continued) | 0 | 00 | | 8 | Module Voltage Interface Levels | LVTTL | 01 | | 9 | SDRAM Cycle Time, <sup>t</sup> CK (CAS Latency = 3) | 7 (-13E) | 70 | | | Solvitor eyele fille, etc (e/is facelity = 3) | 7.5 (-133) | 75 | | | | 8 (-10E) | 80 | | 10 | SDRAM Access from CLK, <sup>t</sup> AC (CAS Latency = 3) | 5.4 (-13E/-133) | 54 | | | | 6 (-10E) | 60 | | 11 | Module Configuration Type | ECC | 02 | | 12 | Refresh Rate/Type | 7.81µs/SELF | 82 | | 13 | SDRAM Width (Primary SDRAM) | 4 | 04 | | 14 | Error-checking SDRAM Data Width | 4 | 04 | | 15 | Minimum Clock Delay from Back-to-Back Random Column | 1 | 01 | | | Addresses, <sup>t</sup> CCD | | | | 16 | Burst Lengths Supported | 1, 2, 4, 8, PAGE | 8F | | 17 | Number of Banks on SDRAM Device | 4 | 04 | | 18 | CAS Latencies Supported | 2, 3 | 06 | | 19 | CS Latency | 0 | 01 | | 20 | WE Latency | 0 | 01 | | 21 | SDRAM Module Attributes | -10E, -133, -13E | 1F | | 22 | SDRAM Device Attributes: General | 0E | 0E | | 23 | SDRAM Cycle Time, <sup>t</sup> CK (CAS Latency = 2) | 7.5 (-13E)<br>10 (-133/-10E) | 75<br>A0 | | 24 | SDRAM Access from CLK, <sup>t</sup> AC (CAS Latency = 2) | 5.4 (-13E)<br>6 (-133/-10E) | 54<br>60 | | 25 | SDRAM Cycle Time, <sup>t</sup> CK (CAS Latency = 1) | - | 00 | | 26 | SDRAM Access from CLK, <sup>t</sup> AC (CAS Latency = 1) | - | 00 | | 27 | Minimum Row Precharge Time, <sup>t</sup> RP | 15 (-13E) | 0F | | | William Row Frecharge Time, Ki | 20 (-133/-10E) | 14 | | 28 | Minimum Row Active to Row Active, <sup>t</sup> RRD | 14 (-13E) | 0E | | | | 15 (-133) | 0F | | | | 20 (-10E) | 14 | | 29 | Minimum RAS# to CAS# Delay, <sup>t</sup> RCD | 15 (-13E)<br>20 (-133/-10E) | 0F<br>14 | | 30 | Minimum RAS# Pulse Width, <sup>t</sup> RAS (See note 1) | 45 (-13E) | 2D | | | , , , , , , , , , , , , , , , , , , , , | 44 (-133) | 2C | | | | 50 (-10E) | 32 | | 31 | Module Rank Density | 512MB | 80 | | 32 | Command and Address Setup Time, <sup>t</sup> AS, <sup>t</sup> CMS | 1.5 (-13E/-133) | 15 | | | | 2 (-10E) | 20 | # **Table 19: Serial Presence-Detect Matrix (Continued)** "1"/"0": Serial data, "driven to HIGH"/"driven to LOW"; $VDD = +3.3V \pm 0.3V$ | BYTE | DESCRIPTION | ENTRY (VERSION) | MT18LSDF6472G | |--------|------------------------------------------------------------------|---------------------------|---------------| | 33 | Command and Address Hold Time, <sup>t</sup> AH, <sup>t</sup> CMH | 0.8 (-13E/-133) | 08 | | | | 1 (-10E) | 10 | | 34 | Data Signal Input Setup Time, <sup>t</sup> DS | 1.5 (-13E/-133) | 15 | | | | 2 (-10E) | 20 | | 35 | Data Signal Input Hold Time, <sup>t</sup> DH | 0.8 (-13E/-133) | 08 | | | | 1 (-10E) | 10 | | 36-61 | Reserved | 00 | | | 62 | SPD Revision | REV. 1.2 | 12 | | 63 | Checksum For Bytes 0-62 | -13E | F5 | | | | -133 | 3B | | | | -10E | 83 | | 64 | Manufacturer's JEDEC ID Code | MICRON | 2C | | 65-71 | Manufacturer's JEDEC ID Code (Cont.) | | FF | | 72 | Manufacturing Location | 1 - 12 | 01 - 0C | | 73-90 | Module Part Number (ASCII) | | Variable Data | | 91 | PCB Identification Code | 1 - 9 | 01-09 | | 92 | Identification Code (Cont.) | 0 | 00 | | 93 | Year of Manufacture in BCD | | Variable Data | | 94 | Week of Manufacture in BCD | | Variable Data | | 95-98 | Module Serial Number | | Variable Data | | 99-125 | Manufacturer-Specific Data (RSVD) | | | | 126 | System Frequency | 100 MHz (-13E/ -133/-10E) | 64 | | 127 | SDRAM Component & Clock Detail | | 8F | #### NOTE: 1. The value of <sup>t</sup>RAS used for -13E modules is calculated from <sup>t</sup>RC - <sup>t</sup>RP. Actual device specification value is 37ns. # Figure 10: Standard 168-Pin DIMM Dimensions #### **BACK VIEW** NOTE: All dimensions are in inches (millimeters); $\frac{MAX}{MIN}$ or typical where noted. # Figure 11: Low-Profile 168-Pin DIMM Dimensions #### **BACK VIEW** NOTE: All dimensions are in inches (millimeters); $\frac{MAX}{MIN}$ or typical where noted. ### **Data Sheet Designation** Released (No Mark): This data sheet contains minimum and maximum limits specified over the complete power supply and temperature range for production devices. Although considered final, these specifications are subject to change, as further product development and data characterization sometimes occur. 8000 S. Federal Way, P.O. Box 6, Boise, ID 83707-0006, Tel: 208-368-3900 E-mail: prodmktg@micron.com, Internet: http://www.micron.com, Customer Comment Line: 800-932-4992 Micron, the M logo, and the Micron logo are trademarks and/or service marks of Micron Technology, Inc. All other trademarks are the property of their respective owners.